STM32F769IDiscovery  1.00
uDANTE Audio Networking with STM32F7 DISCO board
stm32f779xx.h
Go to the documentation of this file.
1 
52 #ifndef __STM32F779xx_H
53 #define __STM32F779xx_H
54 
55 #ifdef __cplusplus
56  extern "C" {
57 #endif /* __cplusplus */
58 
67 typedef enum
68 {
69 /****** Cortex-M7 Processor Exceptions Numbers ****************************************************************/
72  BusFault_IRQn = -11,
74  SVCall_IRQn = -5,
76  PendSV_IRQn = -2,
77  SysTick_IRQn = -1,
78 /****** STM32 specific Interrupt Numbers **********************************************************************/
79  WWDG_IRQn = 0,
80  PVD_IRQn = 1,
83  FLASH_IRQn = 4,
84  RCC_IRQn = 5,
85  EXTI0_IRQn = 6,
86  EXTI1_IRQn = 7,
87  EXTI2_IRQn = 8,
88  EXTI3_IRQn = 9,
89  EXTI4_IRQn = 10,
97  ADC_IRQn = 18,
98  CAN1_TX_IRQn = 19,
107  TIM2_IRQn = 28,
108  TIM3_IRQn = 29,
109  TIM4_IRQn = 30,
114  SPI1_IRQn = 35,
115  SPI2_IRQn = 36,
116  USART1_IRQn = 37,
117  USART2_IRQn = 38,
118  USART3_IRQn = 39,
127  FMC_IRQn = 48,
128  SDMMC1_IRQn = 49,
129  TIM5_IRQn = 50,
130  SPI3_IRQn = 51,
131  UART4_IRQn = 52,
132  UART5_IRQn = 53,
134  TIM7_IRQn = 55,
140  ETH_IRQn = 61,
146  OTG_FS_IRQn = 67,
150  USART6_IRQn = 71,
156  OTG_HS_IRQn = 77,
157  DCMI_IRQn = 78,
158  CRYP_IRQn = 79,
160  FPU_IRQn = 81,
161  UART7_IRQn = 82,
162  UART8_IRQn = 83,
163  SPI4_IRQn = 84,
164  SPI5_IRQn = 85,
165  SPI6_IRQn = 86,
166  SAI1_IRQn = 87,
167  LTDC_IRQn = 88,
169  DMA2D_IRQn = 90,
170  SAI2_IRQn = 91,
172  LPTIM1_IRQn = 93,
173  CEC_IRQn = 94,
177  DSI_IRQn = 98,
182  SDMMC2_IRQn = 103,
183  CAN3_TX_IRQn = 104,
187  JPEG_IRQn = 108,
188  MDIOS_IRQn = 109
189 } IRQn_Type;
190 
198 #define __CM7_REV 0x0100U
199 #define __MPU_PRESENT 1
200 #define __NVIC_PRIO_BITS 4
201 #define __Vendor_SysTickConfig 0
202 #define __FPU_PRESENT 1
203 #define __ICACHE_PRESENT 1
204 #define __DCACHE_PRESENT 1
205 #include "core_cm7.h"
208 #include "system_stm32f7xx.h"
209 #include <stdint.h>
210 
219 typedef struct
220 {
221  __IO uint32_t SR;
222  __IO uint32_t CR1;
223  __IO uint32_t CR2;
224  __IO uint32_t SMPR1;
225  __IO uint32_t SMPR2;
226  __IO uint32_t JOFR1;
227  __IO uint32_t JOFR2;
228  __IO uint32_t JOFR3;
229  __IO uint32_t JOFR4;
230  __IO uint32_t HTR;
231  __IO uint32_t LTR;
232  __IO uint32_t SQR1;
233  __IO uint32_t SQR2;
234  __IO uint32_t SQR3;
235  __IO uint32_t JSQR;
236  __IO uint32_t JDR1;
237  __IO uint32_t JDR2;
238  __IO uint32_t JDR3;
239  __IO uint32_t JDR4;
240  __IO uint32_t DR;
241 } ADC_TypeDef;
242 
243 typedef struct
244 {
245  __IO uint32_t CSR;
246  __IO uint32_t CCR;
247  __IO uint32_t CDR;
250 
251 
256 typedef struct
257 {
258  __IO uint32_t TIR;
259  __IO uint32_t TDTR;
260  __IO uint32_t TDLR;
261  __IO uint32_t TDHR;
263 
268 typedef struct
269 {
270  __IO uint32_t RIR;
271  __IO uint32_t RDTR;
272  __IO uint32_t RDLR;
273  __IO uint32_t RDHR;
275 
280 typedef struct
281 {
282  __IO uint32_t FR1;
283  __IO uint32_t FR2;
285 
290 typedef struct
291 {
292  __IO uint32_t MCR;
293  __IO uint32_t MSR;
294  __IO uint32_t TSR;
295  __IO uint32_t RF0R;
296  __IO uint32_t RF1R;
297  __IO uint32_t IER;
298  __IO uint32_t ESR;
299  __IO uint32_t BTR;
300  uint32_t RESERVED0[88];
301  CAN_TxMailBox_TypeDef sTxMailBox[3];
302  CAN_FIFOMailBox_TypeDef sFIFOMailBox[2];
303  uint32_t RESERVED1[12];
304  __IO uint32_t FMR;
305  __IO uint32_t FM1R;
306  uint32_t RESERVED2;
307  __IO uint32_t FS1R;
308  uint32_t RESERVED3;
309  __IO uint32_t FFA1R;
310  uint32_t RESERVED4;
311  __IO uint32_t FA1R;
312  uint32_t RESERVED5[8];
313  CAN_FilterRegister_TypeDef sFilterRegister[28];
314 } CAN_TypeDef;
315 
320 typedef struct
321 {
322  __IO uint32_t CR;
323  __IO uint32_t CFGR;
324  __IO uint32_t TXDR;
325  __IO uint32_t RXDR;
326  __IO uint32_t ISR;
327  __IO uint32_t IER;
328 }CEC_TypeDef;
329 
330 
335 typedef struct
336 {
337  __IO uint32_t DR;
338  __IO uint8_t IDR;
339  uint8_t RESERVED0;
340  uint16_t RESERVED1;
341  __IO uint32_t CR;
342  uint32_t RESERVED2;
343  __IO uint32_t INIT;
344  __IO uint32_t POL;
345 } CRC_TypeDef;
346 
351 typedef struct
352 {
353  __IO uint32_t CR;
354  __IO uint32_t SWTRIGR;
355  __IO uint32_t DHR12R1;
356  __IO uint32_t DHR12L1;
357  __IO uint32_t DHR8R1;
358  __IO uint32_t DHR12R2;
359  __IO uint32_t DHR12L2;
360  __IO uint32_t DHR8R2;
361  __IO uint32_t DHR12RD;
362  __IO uint32_t DHR12LD;
363  __IO uint32_t DHR8RD;
364  __IO uint32_t DOR1;
365  __IO uint32_t DOR2;
366  __IO uint32_t SR;
367 } DAC_TypeDef;
368 
372 typedef struct
373 {
374  __IO uint32_t FLTCR1;
375  __IO uint32_t FLTCR2;
376  __IO uint32_t FLTISR;
377  __IO uint32_t FLTICR;
378  __IO uint32_t FLTJCHGR;
379  __IO uint32_t FLTFCR;
380  __IO uint32_t FLTJDATAR;
381  __IO uint32_t FLTRDATAR;
382  __IO uint32_t FLTAWHTR;
383  __IO uint32_t FLTAWLTR;
384  __IO uint32_t FLTAWSR;
385  __IO uint32_t FLTAWCFR;
386  __IO uint32_t FLTEXMAX;
387  __IO uint32_t FLTEXMIN;
388  __IO uint32_t FLTCNVTIMR;
390 
394 typedef struct
395 {
396  __IO uint32_t CHCFGR1;
397  __IO uint32_t CHCFGR2;
398  __IO uint32_t CHAWSCDR;
400  __IO uint32_t CHWDATAR;
401  __IO uint32_t CHDATINR;
403 
408 typedef struct
409 {
410  __IO uint32_t IDCODE;
411  __IO uint32_t CR;
412  __IO uint32_t APB1FZ;
413  __IO uint32_t APB2FZ;
415 
420 typedef struct
421 {
422  __IO uint32_t CR;
423  __IO uint32_t SR;
424  __IO uint32_t RISR;
425  __IO uint32_t IER;
426  __IO uint32_t MISR;
427  __IO uint32_t ICR;
428  __IO uint32_t ESCR;
429  __IO uint32_t ESUR;
430  __IO uint32_t CWSTRTR;
431  __IO uint32_t CWSIZER;
432  __IO uint32_t DR;
433 } DCMI_TypeDef;
434 
439 typedef struct
440 {
441  __IO uint32_t CR;
442  __IO uint32_t NDTR;
443  __IO uint32_t PAR;
444  __IO uint32_t M0AR;
445  __IO uint32_t M1AR;
446  __IO uint32_t FCR;
448 
449 typedef struct
450 {
451  __IO uint32_t LISR;
452  __IO uint32_t HISR;
453  __IO uint32_t LIFCR;
454  __IO uint32_t HIFCR;
455 } DMA_TypeDef;
456 
457 
462 typedef struct
463 {
464  __IO uint32_t CR;
465  __IO uint32_t ISR;
466  __IO uint32_t IFCR;
467  __IO uint32_t FGMAR;
468  __IO uint32_t FGOR;
469  __IO uint32_t BGMAR;
470  __IO uint32_t BGOR;
471  __IO uint32_t FGPFCCR;
472  __IO uint32_t FGCOLR;
473  __IO uint32_t BGPFCCR;
474  __IO uint32_t BGCOLR;
475  __IO uint32_t FGCMAR;
476  __IO uint32_t BGCMAR;
477  __IO uint32_t OPFCCR;
478  __IO uint32_t OCOLR;
479  __IO uint32_t OMAR;
480  __IO uint32_t OOR;
481  __IO uint32_t NLR;
482  __IO uint32_t LWR;
483  __IO uint32_t AMTCR;
484  uint32_t RESERVED[236];
485  __IO uint32_t FGCLUT[256];
486  __IO uint32_t BGCLUT[256];
487 } DMA2D_TypeDef;
488 
489 
494 typedef struct
495 {
496  __IO uint32_t MACCR;
497  __IO uint32_t MACFFR;
498  __IO uint32_t MACHTHR;
499  __IO uint32_t MACHTLR;
500  __IO uint32_t MACMIIAR;
501  __IO uint32_t MACMIIDR;
502  __IO uint32_t MACFCR;
503  __IO uint32_t MACVLANTR; /* 8 */
504  uint32_t RESERVED0[2];
505  __IO uint32_t MACRWUFFR; /* 11 */
506  __IO uint32_t MACPMTCSR;
507  uint32_t RESERVED1[2];
508  __IO uint32_t MACSR; /* 15 */
509  __IO uint32_t MACIMR;
510  __IO uint32_t MACA0HR;
511  __IO uint32_t MACA0LR;
512  __IO uint32_t MACA1HR;
513  __IO uint32_t MACA1LR;
514  __IO uint32_t MACA2HR;
515  __IO uint32_t MACA2LR;
516  __IO uint32_t MACA3HR;
517  __IO uint32_t MACA3LR; /* 24 */
518  uint32_t RESERVED2[40];
519  __IO uint32_t MMCCR; /* 65 */
520  __IO uint32_t MMCRIR;
521  __IO uint32_t MMCTIR;
522  __IO uint32_t MMCRIMR;
523  __IO uint32_t MMCTIMR; /* 69 */
524  uint32_t RESERVED3[14];
525  __IO uint32_t MMCTGFSCCR; /* 84 */
526  __IO uint32_t MMCTGFMSCCR;
527  uint32_t RESERVED4[5];
528  __IO uint32_t MMCTGFCR;
529  uint32_t RESERVED5[10];
530  __IO uint32_t MMCRFCECR;
531  __IO uint32_t MMCRFAECR;
532  uint32_t RESERVED6[10];
533  __IO uint32_t MMCRGUFCR;
534  uint32_t RESERVED7[334];
535  __IO uint32_t PTPTSCR;
536  __IO uint32_t PTPSSIR;
537  __IO uint32_t PTPTSHR;
538  __IO uint32_t PTPTSLR;
539  __IO uint32_t PTPTSHUR;
540  __IO uint32_t PTPTSLUR;
541  __IO uint32_t PTPTSAR;
542  __IO uint32_t PTPTTHR;
543  __IO uint32_t PTPTTLR;
544  __IO uint32_t RESERVED8;
545  __IO uint32_t PTPTSSR;
546  uint32_t RESERVED9[565];
547  __IO uint32_t DMABMR;
548  __IO uint32_t DMATPDR;
549  __IO uint32_t DMARPDR;
550  __IO uint32_t DMARDLAR;
551  __IO uint32_t DMATDLAR;
552  __IO uint32_t DMASR;
553  __IO uint32_t DMAOMR;
554  __IO uint32_t DMAIER;
555  __IO uint32_t DMAMFBOCR;
556  __IO uint32_t DMARSWTR;
557  uint32_t RESERVED10[8];
558  __IO uint32_t DMACHTDR;
559  __IO uint32_t DMACHRDR;
560  __IO uint32_t DMACHTBAR;
561  __IO uint32_t DMACHRBAR;
562 } ETH_TypeDef;
563 
568 typedef struct
569 {
570  __IO uint32_t IMR;
571  __IO uint32_t EMR;
572  __IO uint32_t RTSR;
573  __IO uint32_t FTSR;
574  __IO uint32_t SWIER;
575  __IO uint32_t PR;
576 } EXTI_TypeDef;
577 
582 typedef struct
583 {
584  __IO uint32_t ACR;
585  __IO uint32_t KEYR;
586  __IO uint32_t OPTKEYR;
587  __IO uint32_t SR;
588  __IO uint32_t CR;
589  __IO uint32_t OPTCR;
590  __IO uint32_t OPTCR1;
591 } FLASH_TypeDef;
592 
593 
594 
599 typedef struct
600 {
601  __IO uint32_t BTCR[8];
603 
608 typedef struct
609 {
610  __IO uint32_t BWTR[7];
612 
617 typedef struct
618 {
619  __IO uint32_t PCR;
620  __IO uint32_t SR;
621  __IO uint32_t PMEM;
622  __IO uint32_t PATT;
623  uint32_t RESERVED0;
624  __IO uint32_t ECCR;
626 
631 typedef struct
632 {
633  __IO uint32_t SDCR[2];
634  __IO uint32_t SDTR[2];
635  __IO uint32_t SDCMR;
636  __IO uint32_t SDRTR;
637  __IO uint32_t SDSR;
639 
640 
645 typedef struct
646 {
647  __IO uint32_t MODER;
648  __IO uint32_t OTYPER;
649  __IO uint32_t OSPEEDR;
650  __IO uint32_t PUPDR;
651  __IO uint32_t IDR;
652  __IO uint32_t ODR;
653  __IO uint32_t BSRR;
654  __IO uint32_t LCKR;
655  __IO uint32_t AFR[2];
656 } GPIO_TypeDef;
657 
662 typedef struct
663 {
664  __IO uint32_t MEMRMP;
665  __IO uint32_t PMC;
666  __IO uint32_t EXTICR[4];
667  uint32_t RESERVED;
668  __IO uint32_t CBR;
669  __IO uint32_t CMPCR;
671 
676 typedef struct
677 {
678  __IO uint32_t CR1;
679  __IO uint32_t CR2;
680  __IO uint32_t OAR1;
681  __IO uint32_t OAR2;
682  __IO uint32_t TIMINGR;
683  __IO uint32_t TIMEOUTR;
684  __IO uint32_t ISR;
685  __IO uint32_t ICR;
686  __IO uint32_t PECR;
687  __IO uint32_t RXDR;
688  __IO uint32_t TXDR;
689 } I2C_TypeDef;
690 
695 typedef struct
696 {
697  __IO uint32_t KR;
698  __IO uint32_t PR;
699  __IO uint32_t RLR;
700  __IO uint32_t SR;
701  __IO uint32_t WINR;
702 } IWDG_TypeDef;
703 
704 
709 typedef struct
710 {
711  uint32_t RESERVED0[2];
712  __IO uint32_t SSCR;
713  __IO uint32_t BPCR;
714  __IO uint32_t AWCR;
715  __IO uint32_t TWCR;
716  __IO uint32_t GCR;
717  uint32_t RESERVED1[2];
718  __IO uint32_t SRCR;
719  uint32_t RESERVED2[1];
720  __IO uint32_t BCCR;
721  uint32_t RESERVED3[1];
722  __IO uint32_t IER;
723  __IO uint32_t ISR;
724  __IO uint32_t ICR;
725  __IO uint32_t LIPCR;
726  __IO uint32_t CPSR;
727  __IO uint32_t CDSR;
728 } LTDC_TypeDef;
729 
734 typedef struct
735 {
736  __IO uint32_t CR;
737  __IO uint32_t WHPCR;
738  __IO uint32_t WVPCR;
739  __IO uint32_t CKCR;
740  __IO uint32_t PFCR;
741  __IO uint32_t CACR;
742  __IO uint32_t DCCR;
743  __IO uint32_t BFCR;
744  uint32_t RESERVED0[2];
745  __IO uint32_t CFBAR;
746  __IO uint32_t CFBLR;
747  __IO uint32_t CFBLNR;
748  uint32_t RESERVED1[3];
749  __IO uint32_t CLUTWR;
752 
757 typedef struct
758 {
759  __IO uint32_t CR1;
760  __IO uint32_t CSR1;
761  __IO uint32_t CR2;
762  __IO uint32_t CSR2;
763 } PWR_TypeDef;
764 
765 
770 typedef struct
771 {
772  __IO uint32_t CR;
773  __IO uint32_t PLLCFGR;
774  __IO uint32_t CFGR;
775  __IO uint32_t CIR;
776  __IO uint32_t AHB1RSTR;
777  __IO uint32_t AHB2RSTR;
778  __IO uint32_t AHB3RSTR;
779  uint32_t RESERVED0;
780  __IO uint32_t APB1RSTR;
781  __IO uint32_t APB2RSTR;
782  uint32_t RESERVED1[2];
783  __IO uint32_t AHB1ENR;
784  __IO uint32_t AHB2ENR;
785  __IO uint32_t AHB3ENR;
786  uint32_t RESERVED2;
787  __IO uint32_t APB1ENR;
788  __IO uint32_t APB2ENR;
789  uint32_t RESERVED3[2];
790  __IO uint32_t AHB1LPENR;
791  __IO uint32_t AHB2LPENR;
792  __IO uint32_t AHB3LPENR;
793  uint32_t RESERVED4;
794  __IO uint32_t APB1LPENR;
795  __IO uint32_t APB2LPENR;
796  uint32_t RESERVED5[2];
797  __IO uint32_t BDCR;
798  __IO uint32_t CSR;
799  uint32_t RESERVED6[2];
800  __IO uint32_t SSCGR;
801  __IO uint32_t PLLI2SCFGR;
802  __IO uint32_t PLLSAICFGR;
803  __IO uint32_t DCKCFGR1;
804  __IO uint32_t DCKCFGR2;
806 } RCC_TypeDef;
807 
812 typedef struct
813 {
814  __IO uint32_t TR;
815  __IO uint32_t DR;
816  __IO uint32_t CR;
817  __IO uint32_t ISR;
818  __IO uint32_t PRER;
819  __IO uint32_t WUTR;
820  uint32_t reserved;
821  __IO uint32_t ALRMAR;
822  __IO uint32_t ALRMBR;
823  __IO uint32_t WPR;
824  __IO uint32_t SSR;
825  __IO uint32_t SHIFTR;
826  __IO uint32_t TSTR;
827  __IO uint32_t TSDR;
828  __IO uint32_t TSSSR;
829  __IO uint32_t CALR;
830  __IO uint32_t TAMPCR;
831  __IO uint32_t ALRMASSR;
832  __IO uint32_t ALRMBSSR;
833  __IO uint32_t OR;
834  __IO uint32_t BKP0R;
835  __IO uint32_t BKP1R;
836  __IO uint32_t BKP2R;
837  __IO uint32_t BKP3R;
838  __IO uint32_t BKP4R;
839  __IO uint32_t BKP5R;
840  __IO uint32_t BKP6R;
841  __IO uint32_t BKP7R;
842  __IO uint32_t BKP8R;
843  __IO uint32_t BKP9R;
844  __IO uint32_t BKP10R;
845  __IO uint32_t BKP11R;
846  __IO uint32_t BKP12R;
847  __IO uint32_t BKP13R;
848  __IO uint32_t BKP14R;
849  __IO uint32_t BKP15R;
850  __IO uint32_t BKP16R;
851  __IO uint32_t BKP17R;
852  __IO uint32_t BKP18R;
853  __IO uint32_t BKP19R;
854  __IO uint32_t BKP20R;
855  __IO uint32_t BKP21R;
856  __IO uint32_t BKP22R;
857  __IO uint32_t BKP23R;
858  __IO uint32_t BKP24R;
859  __IO uint32_t BKP25R;
860  __IO uint32_t BKP26R;
861  __IO uint32_t BKP27R;
862  __IO uint32_t BKP28R;
863  __IO uint32_t BKP29R;
864  __IO uint32_t BKP30R;
865  __IO uint32_t BKP31R;
866 } RTC_TypeDef;
867 
868 
873 typedef struct
874 {
875  __IO uint32_t GCR;
876 } SAI_TypeDef;
877 
878 typedef struct
879 {
880  __IO uint32_t CR1;
881  __IO uint32_t CR2;
882  __IO uint32_t FRCR;
883  __IO uint32_t SLOTR;
884  __IO uint32_t IMR;
885  __IO uint32_t SR;
886  __IO uint32_t CLRFR;
887  __IO uint32_t DR;
889 
894 typedef struct
895 {
896  __IO uint32_t CR;
897  __IO uint32_t IMR;
898  __IO uint32_t SR;
899  __IO uint32_t IFCR;
900  __IO uint32_t DR;
901  __IO uint32_t CSR;
902  __IO uint32_t DIR;
904 
905 
910 typedef struct
911 {
912  __IO uint32_t POWER;
913  __IO uint32_t CLKCR;
914  __IO uint32_t ARG;
915  __IO uint32_t CMD;
916  __I uint32_t RESPCMD;
917  __I uint32_t RESP1;
918  __I uint32_t RESP2;
919  __I uint32_t RESP3;
920  __I uint32_t RESP4;
921  __IO uint32_t DTIMER;
922  __IO uint32_t DLEN;
923  __IO uint32_t DCTRL;
924  __I uint32_t DCOUNT;
925  __I uint32_t STA;
926  __IO uint32_t ICR;
927  __IO uint32_t MASK;
928  uint32_t RESERVED0[2];
929  __I uint32_t FIFOCNT;
930  uint32_t RESERVED1[13];
931  __IO uint32_t FIFO;
932 } SDMMC_TypeDef;
933 
938 typedef struct
939 {
940  __IO uint32_t CR1;
941  __IO uint32_t CR2;
942  __IO uint32_t SR;
943  __IO uint32_t DR;
944  __IO uint32_t CRCPR;
945  __IO uint32_t RXCRCR;
946  __IO uint32_t TXCRCR;
947  __IO uint32_t I2SCFGR;
948  __IO uint32_t I2SPR;
949 } SPI_TypeDef;
950 
955 typedef struct
956 {
957  __IO uint32_t CR;
958  __IO uint32_t DCR;
959  __IO uint32_t SR;
960  __IO uint32_t FCR;
961  __IO uint32_t DLR;
962  __IO uint32_t CCR;
963  __IO uint32_t AR;
964  __IO uint32_t ABR;
965  __IO uint32_t DR;
966  __IO uint32_t PSMKR;
967  __IO uint32_t PSMAR;
968  __IO uint32_t PIR;
969  __IO uint32_t LPTR;
971 
976 typedef struct
977 {
978  __IO uint32_t CR1;
979  __IO uint32_t CR2;
980  __IO uint32_t SMCR;
981  __IO uint32_t DIER;
982  __IO uint32_t SR;
983  __IO uint32_t EGR;
984  __IO uint32_t CCMR1;
985  __IO uint32_t CCMR2;
986  __IO uint32_t CCER;
987  __IO uint32_t CNT;
988  __IO uint32_t PSC;
989  __IO uint32_t ARR;
990  __IO uint32_t RCR;
991  __IO uint32_t CCR1;
992  __IO uint32_t CCR2;
993  __IO uint32_t CCR3;
994  __IO uint32_t CCR4;
995  __IO uint32_t BDTR;
996  __IO uint32_t DCR;
997  __IO uint32_t DMAR;
998  __IO uint32_t OR;
999  __IO uint32_t CCMR3;
1000  __IO uint32_t CCR5;
1001  __IO uint32_t CCR6;
1002  __IO uint32_t AF1;
1003  __IO uint32_t AF2;
1005 } TIM_TypeDef;
1006 
1010 typedef struct
1011 {
1012  __IO uint32_t ISR;
1013  __IO uint32_t ICR;
1014  __IO uint32_t IER;
1015  __IO uint32_t CFGR;
1016  __IO uint32_t CR;
1017  __IO uint32_t CMP;
1018  __IO uint32_t ARR;
1019  __IO uint32_t CNT;
1020 } LPTIM_TypeDef;
1021 
1022 
1027 typedef struct
1028 {
1029  __IO uint32_t CR1;
1030  __IO uint32_t CR2;
1031  __IO uint32_t CR3;
1032  __IO uint32_t BRR;
1033  __IO uint32_t GTPR;
1034  __IO uint32_t RTOR;
1035  __IO uint32_t RQR;
1036  __IO uint32_t ISR;
1037  __IO uint32_t ICR;
1038  __IO uint32_t RDR;
1039  __IO uint32_t TDR;
1040 } USART_TypeDef;
1041 
1042 
1047 typedef struct
1048 {
1049  __IO uint32_t CR;
1050  __IO uint32_t CFR;
1051  __IO uint32_t SR;
1052 } WWDG_TypeDef;
1053 
1058 typedef struct
1059 {
1060  __IO uint32_t CR;
1061  __IO uint32_t SR;
1062  __IO uint32_t DR;
1063  __IO uint32_t DOUT;
1064  __IO uint32_t DMACR;
1065  __IO uint32_t IMSCR;
1066  __IO uint32_t RISR;
1067  __IO uint32_t MISR;
1068  __IO uint32_t K0LR;
1069  __IO uint32_t K0RR;
1070  __IO uint32_t K1LR;
1071  __IO uint32_t K1RR;
1072  __IO uint32_t K2LR;
1073  __IO uint32_t K2RR;
1074  __IO uint32_t K3LR;
1075  __IO uint32_t K3RR;
1076  __IO uint32_t IV0LR;
1077  __IO uint32_t IV0RR;
1078  __IO uint32_t IV1LR;
1079  __IO uint32_t IV1RR;
1080  __IO uint32_t CSGCMCCM0R;
1081  __IO uint32_t CSGCMCCM1R;
1082  __IO uint32_t CSGCMCCM2R;
1083  __IO uint32_t CSGCMCCM3R;
1084  __IO uint32_t CSGCMCCM4R;
1085  __IO uint32_t CSGCMCCM5R;
1086  __IO uint32_t CSGCMCCM6R;
1087  __IO uint32_t CSGCMCCM7R;
1088  __IO uint32_t CSGCM0R;
1089  __IO uint32_t CSGCM1R;
1090  __IO uint32_t CSGCM2R;
1091  __IO uint32_t CSGCM3R;
1092  __IO uint32_t CSGCM4R;
1093  __IO uint32_t CSGCM5R;
1094  __IO uint32_t CSGCM6R;
1095  __IO uint32_t CSGCM7R;
1096 } CRYP_TypeDef;
1097 
1102 typedef struct
1103 {
1104  __IO uint32_t CR;
1105  __IO uint32_t DIN;
1106  __IO uint32_t STR;
1107  __IO uint32_t HR[5];
1108  __IO uint32_t IMR;
1109  __IO uint32_t SR;
1110  uint32_t RESERVED[52];
1111  __IO uint32_t CSR[54];
1112 } HASH_TypeDef;
1113 
1118 typedef struct
1119 {
1120  __IO uint32_t HR[8];
1122 
1127 typedef struct
1128 {
1129  __IO uint32_t CR;
1130  __IO uint32_t SR;
1131  __IO uint32_t DR;
1132 } RNG_TypeDef;
1133 
1141 typedef struct
1142 {
1143  __IO uint32_t GOTGCTL;
1144  __IO uint32_t GOTGINT;
1145  __IO uint32_t GAHBCFG;
1146  __IO uint32_t GUSBCFG;
1147  __IO uint32_t GRSTCTL;
1148  __IO uint32_t GINTSTS;
1149  __IO uint32_t GINTMSK;
1150  __IO uint32_t GRXSTSR;
1151  __IO uint32_t GRXSTSP;
1152  __IO uint32_t GRXFSIZ;
1153  __IO uint32_t DIEPTXF0_HNPTXFSIZ;
1154  __IO uint32_t HNPTXSTS;
1155  uint32_t Reserved30[2];
1156  __IO uint32_t GCCFG;
1157  __IO uint32_t CID;
1158  uint32_t Reserved5[3];
1159  __IO uint32_t GHWCFG3;
1160  uint32_t Reserved6;
1161  __IO uint32_t GLPMCFG;
1162  __IO uint32_t GPWRDN;
1163  __IO uint32_t GDFIFOCFG;
1164  __IO uint32_t GADPCTL;
1165  uint32_t Reserved43[39];
1166  __IO uint32_t HPTXFSIZ;
1167  __IO uint32_t DIEPTXF[0x0F];
1169 
1170 
1174 typedef struct
1175 {
1176  __IO uint32_t DCFG;
1177  __IO uint32_t DCTL;
1178  __IO uint32_t DSTS;
1179  uint32_t Reserved0C;
1180  __IO uint32_t DIEPMSK;
1181  __IO uint32_t DOEPMSK;
1182  __IO uint32_t DAINT;
1183  __IO uint32_t DAINTMSK;
1184  uint32_t Reserved20;
1185  uint32_t Reserved9;
1186  __IO uint32_t DVBUSDIS;
1187  __IO uint32_t DVBUSPULSE;
1188  __IO uint32_t DTHRCTL;
1189  __IO uint32_t DIEPEMPMSK;
1190  __IO uint32_t DEACHINT;
1191  __IO uint32_t DEACHMSK;
1192  uint32_t Reserved40;
1193  __IO uint32_t DINEP1MSK;
1194  uint32_t Reserved44[15];
1195  __IO uint32_t DOUTEP1MSK;
1197 
1198 
1202 typedef struct
1203 {
1204  __IO uint32_t DIEPCTL;
1205  uint32_t Reserved04;
1206  __IO uint32_t DIEPINT;
1207  uint32_t Reserved0C;
1208  __IO uint32_t DIEPTSIZ;
1209  __IO uint32_t DIEPDMA;
1210  __IO uint32_t DTXFSTS;
1211  uint32_t Reserved18;
1213 
1214 
1218 typedef struct
1219 {
1220  __IO uint32_t DOEPCTL;
1221  uint32_t Reserved04;
1222  __IO uint32_t DOEPINT;
1223  uint32_t Reserved0C;
1224  __IO uint32_t DOEPTSIZ;
1225  __IO uint32_t DOEPDMA;
1226  uint32_t Reserved18[2];
1228 
1229 
1233 typedef struct
1234 {
1235  __IO uint32_t HCFG;
1236  __IO uint32_t HFIR;
1237  __IO uint32_t HFNUM;
1238  uint32_t Reserved40C;
1239  __IO uint32_t HPTXSTS;
1240  __IO uint32_t HAINT;
1241  __IO uint32_t HAINTMSK;
1243 
1247 typedef struct
1248 {
1249  __IO uint32_t HCCHAR;
1250  __IO uint32_t HCSPLT;
1251  __IO uint32_t HCINT;
1252  __IO uint32_t HCINTMSK;
1253  __IO uint32_t HCTSIZ;
1254  __IO uint32_t HCDMA;
1255  uint32_t Reserved[2];
1264 typedef struct
1265 {
1266  __IO uint32_t CONFR0;
1267  __IO uint32_t CONFR1;
1268  __IO uint32_t CONFR2;
1269  __IO uint32_t CONFR3;
1270  __IO uint32_t CONFR4;
1271  __IO uint32_t CONFR5;
1272  __IO uint32_t CONFR6;
1273  __IO uint32_t CONFR7;
1274  uint32_t Reserved20[4]; /* Reserved Address offset: 20h-2Ch */
1275  __IO uint32_t CR;
1276  __IO uint32_t SR;
1277  __IO uint32_t CFR;
1278  uint32_t Reserved3c; /* Reserved Address offset: 3Ch */
1279  __IO uint32_t DIR;
1280  __IO uint32_t DOR;
1281  uint32_t Reserved48[2]; /* Reserved Address offset: 48h-4Ch */
1282  __IO uint32_t QMEM0[16];
1283  __IO uint32_t QMEM1[16];
1284  __IO uint32_t QMEM2[16];
1285  __IO uint32_t QMEM3[16];
1286  __IO uint32_t HUFFMIN[16];
1287  __IO uint32_t HUFFBASE[32];
1288  __IO uint32_t HUFFSYMB[84];
1289  __IO uint32_t DHTMEM[103];
1290  uint32_t Reserved4FC; /* Reserved Address offset: 4FCh */
1291  __IO uint32_t HUFFENC_AC0[88];
1292  __IO uint32_t HUFFENC_AC1[88];
1293  __IO uint32_t HUFFENC_DC0[8];
1294  __IO uint32_t HUFFENC_DC1[8];
1296 } JPEG_TypeDef;
1297 
1302 typedef struct
1303 {
1304  __IO uint32_t CR;
1305  __IO uint32_t WRFR;
1306  __IO uint32_t CWRFR;
1307  __IO uint32_t RDFR;
1308  __IO uint32_t CRDFR;
1309  __IO uint32_t SR;
1310  __IO uint32_t CLRFR;
1311  uint32_t RESERVED0[57]; /* Reserved Address offset: 1Ch */
1312  __IO uint32_t DINR0;
1313  __IO uint32_t DINR1;
1314  __IO uint32_t DINR2;
1315  __IO uint32_t DINR3;
1316  __IO uint32_t DINR4;
1317  __IO uint32_t DINR5;
1318  __IO uint32_t DINR6;
1319  __IO uint32_t DINR7;
1320  __IO uint32_t DINR8;
1321  __IO uint32_t DINR9;
1322  __IO uint32_t DINR10;
1323  __IO uint32_t DINR11;
1324  __IO uint32_t DINR12;
1325  __IO uint32_t DINR13;
1326  __IO uint32_t DINR14;
1327  __IO uint32_t DINR15;
1328  __IO uint32_t DINR16;
1329  __IO uint32_t DINR17;
1330  __IO uint32_t DINR18;
1331  __IO uint32_t DINR19;
1332  __IO uint32_t DINR20;
1333  __IO uint32_t DINR21;
1334  __IO uint32_t DINR22;
1335  __IO uint32_t DINR23;
1336  __IO uint32_t DINR24;
1337  __IO uint32_t DINR25;
1338  __IO uint32_t DINR26;
1339  __IO uint32_t DINR27;
1340  __IO uint32_t DINR28;
1341  __IO uint32_t DINR29;
1342  __IO uint32_t DINR30;
1343  __IO uint32_t DINR31;
1344  __IO uint32_t DOUTR0;
1345  __IO uint32_t DOUTR1;
1346  __IO uint32_t DOUTR2;
1347  __IO uint32_t DOUTR3;
1348  __IO uint32_t DOUTR4;
1349  __IO uint32_t DOUTR5;
1350  __IO uint32_t DOUTR6;
1351  __IO uint32_t DOUTR7;
1352  __IO uint32_t DOUTR8;
1353  __IO uint32_t DOUTR9;
1354  __IO uint32_t DOUTR10;
1355  __IO uint32_t DOUTR11;
1356  __IO uint32_t DOUTR12;
1357  __IO uint32_t DOUTR13;
1358  __IO uint32_t DOUTR14;
1359  __IO uint32_t DOUTR15;
1360  __IO uint32_t DOUTR16;
1361  __IO uint32_t DOUTR17;
1362  __IO uint32_t DOUTR18;
1363  __IO uint32_t DOUTR19;
1364  __IO uint32_t DOUTR20;
1365  __IO uint32_t DOUTR21;
1366  __IO uint32_t DOUTR22;
1367  __IO uint32_t DOUTR23;
1368  __IO uint32_t DOUTR24;
1369  __IO uint32_t DOUTR25;
1370  __IO uint32_t DOUTR26;
1371  __IO uint32_t DOUTR27;
1372  __IO uint32_t DOUTR28;
1373  __IO uint32_t DOUTR29;
1374  __IO uint32_t DOUTR30;
1375  __IO uint32_t DOUTR31;
1376 } MDIOS_TypeDef;
1377 
1382 typedef struct
1383 {
1384  __IO uint32_t VR;
1385  __IO uint32_t CR;
1386  __IO uint32_t CCR;
1387  __IO uint32_t LVCIDR;
1388  __IO uint32_t LCOLCR;
1389  __IO uint32_t LPCR;
1390  __IO uint32_t LPMCR;
1391  uint32_t RESERVED0[4];
1392  __IO uint32_t PCR;
1393  __IO uint32_t GVCIDR;
1394  __IO uint32_t MCR;
1395  __IO uint32_t VMCR;
1396  __IO uint32_t VPCR;
1397  __IO uint32_t VCCR;
1398  __IO uint32_t VNPCR;
1399  __IO uint32_t VHSACR;
1400  __IO uint32_t VHBPCR;
1401  __IO uint32_t VLCR;
1402  __IO uint32_t VVSACR;
1403  __IO uint32_t VVBPCR;
1404  __IO uint32_t VVFPCR;
1405  __IO uint32_t VVACR;
1406  __IO uint32_t LCCR;
1407  __IO uint32_t CMCR;
1408  __IO uint32_t GHCR;
1409  __IO uint32_t GPDR;
1410  __IO uint32_t GPSR;
1411  __IO uint32_t TCCR[6];
1412  __IO uint32_t TDCR;
1413  __IO uint32_t CLCR;
1414  __IO uint32_t CLTCR;
1415  __IO uint32_t DLTCR;
1416  __IO uint32_t PCTLR;
1417  __IO uint32_t PCONFR;
1418  __IO uint32_t PUCR;
1419  __IO uint32_t PTTCR;
1420  __IO uint32_t PSR;
1421  uint32_t RESERVED1[2];
1422  __IO uint32_t ISR[2];
1423  __IO uint32_t IER[2];
1424  uint32_t RESERVED2[3];
1425  __IO uint32_t FIR[2];
1426  uint32_t RESERVED3[8];
1427  __IO uint32_t VSCR;
1428  uint32_t RESERVED4[2];
1429  __IO uint32_t LCVCIDR;
1430  __IO uint32_t LCCCR;
1431  uint32_t RESERVED5;
1432  __IO uint32_t LPMCCR;
1433  uint32_t RESERVED6[7];
1434  __IO uint32_t VMCCR;
1435  __IO uint32_t VPCCR;
1436  __IO uint32_t VCCCR;
1437  __IO uint32_t VNPCCR;
1438  __IO uint32_t VHSACCR;
1439  __IO uint32_t VHBPCCR;
1440  __IO uint32_t VLCCR;
1441  __IO uint32_t VVSACCR;
1442  __IO uint32_t VVBPCCR;
1443  __IO uint32_t VVFPCCR;
1444  __IO uint32_t VVACCR;
1445  uint32_t RESERVED7[11];
1446  __IO uint32_t TDCCR;
1447  uint32_t RESERVED8[155];
1448  __IO uint32_t WCFGR;
1449  __IO uint32_t WCR;
1450  __IO uint32_t WIER;
1451  __IO uint32_t WISR;
1452  __IO uint32_t WIFCR;
1453  uint32_t RESERVED9;
1454  __IO uint32_t WPCR[5];
1455  uint32_t RESERVED10;
1456  __IO uint32_t WRPCR;
1457 } DSI_TypeDef;
1458 
1462 #define RAMITCM_BASE 0x00000000U
1463 #define FLASHITCM_BASE 0x00200000U
1464 #define FLASHAXI_BASE 0x08000000U
1465 #define RAMDTCM_BASE 0x20000000U
1466 #define PERIPH_BASE 0x40000000U
1467 #define BKPSRAM_BASE 0x40024000U
1468 #define QSPI_BASE 0x90000000U
1469 #define FMC_R_BASE 0xA0000000U
1470 #define QSPI_R_BASE 0xA0001000U
1471 #define SRAM1_BASE 0x20020000U
1472 #define SRAM2_BASE 0x2007C000U
1473 #define FLASH_END 0x081FFFFFU
1475 /* Legacy define */
1476 #define FLASH_BASE FLASHAXI_BASE
1477 
1479 #define APB1PERIPH_BASE PERIPH_BASE
1480 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
1481 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
1482 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000U)
1483 
1485 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
1486 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U)
1487 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U)
1488 #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
1489 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
1490 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
1491 #define TIM12_BASE (APB1PERIPH_BASE + 0x1800U)
1492 #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00U)
1493 #define TIM14_BASE (APB1PERIPH_BASE + 0x2000U)
1494 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x2400U)
1495 #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
1496 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
1497 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
1498 #define CAN3_BASE (APB1PERIPH_BASE + 0x3400U)
1499 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
1500 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
1501 #define SPDIFRX_BASE (APB1PERIPH_BASE + 0x4000U)
1502 #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
1503 #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
1504 #define UART4_BASE (APB1PERIPH_BASE + 0x4C00U)
1505 #define UART5_BASE (APB1PERIPH_BASE + 0x5000U)
1506 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
1507 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
1508 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
1509 #define I2C4_BASE (APB1PERIPH_BASE + 0x6000U)
1510 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
1511 #define CAN2_BASE (APB1PERIPH_BASE + 0x6800U)
1512 #define CEC_BASE (APB1PERIPH_BASE + 0x6C00U)
1513 #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
1514 #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
1515 #define UART7_BASE (APB1PERIPH_BASE + 0x7800U)
1516 #define UART8_BASE (APB1PERIPH_BASE + 0x7C00U)
1517 
1519 #define TIM1_BASE (APB2PERIPH_BASE + 0x0000U)
1520 #define TIM8_BASE (APB2PERIPH_BASE + 0x0400U)
1521 #define USART1_BASE (APB2PERIPH_BASE + 0x1000U)
1522 #define USART6_BASE (APB2PERIPH_BASE + 0x1400U)
1523 #define SDMMC2_BASE (APB2PERIPH_BASE + 0x1C00U)
1524 #define ADC1_BASE (APB2PERIPH_BASE + 0x2000U)
1525 #define ADC2_BASE (APB2PERIPH_BASE + 0x2100U)
1526 #define ADC3_BASE (APB2PERIPH_BASE + 0x2200U)
1527 #define ADC_BASE (APB2PERIPH_BASE + 0x2300U)
1528 #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2C00U)
1529 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
1530 #define SPI4_BASE (APB2PERIPH_BASE + 0x3400U)
1531 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800U)
1532 #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00U)
1533 #define TIM9_BASE (APB2PERIPH_BASE + 0x4000U)
1534 #define TIM10_BASE (APB2PERIPH_BASE + 0x4400U)
1535 #define TIM11_BASE (APB2PERIPH_BASE + 0x4800U)
1536 #define SPI5_BASE (APB2PERIPH_BASE + 0x5000U)
1537 #define SPI6_BASE (APB2PERIPH_BASE + 0x5400U)
1538 #define SAI1_BASE (APB2PERIPH_BASE + 0x5800U)
1539 #define SAI2_BASE (APB2PERIPH_BASE + 0x5C00U)
1540 #define SAI1_Block_A_BASE (SAI1_BASE + 0x004U)
1541 #define SAI1_Block_B_BASE (SAI1_BASE + 0x024U)
1542 #define SAI2_Block_A_BASE (SAI2_BASE + 0x004U)
1543 #define SAI2_Block_B_BASE (SAI2_BASE + 0x024U)
1544 #define LTDC_BASE (APB2PERIPH_BASE + 0x6800U)
1545 #define LTDC_Layer1_BASE (LTDC_BASE + 0x84U)
1546 #define LTDC_Layer2_BASE (LTDC_BASE + 0x104U)
1547 #define DSI_BASE (APB2PERIPH_BASE + 0x6C00U)
1548 #define DFSDM1_BASE (APB2PERIPH_BASE + 0x7400U)
1549 #define DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00U)
1550 #define DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20U)
1551 #define DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40U)
1552 #define DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60U)
1553 #define DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80U)
1554 #define DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0U)
1555 #define DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0U)
1556 #define DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0U)
1557 #define DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100U)
1558 #define DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180U)
1559 #define DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200U)
1560 #define DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280U)
1561 #define MDIOS_BASE (APB2PERIPH_BASE + 0x7800U)
1562 
1563 #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000U)
1564 #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400U)
1565 #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800U)
1566 #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00U)
1567 #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000U)
1568 #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400U)
1569 #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800U)
1570 #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00U)
1571 #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000U)
1572 #define GPIOJ_BASE (AHB1PERIPH_BASE + 0x2400U)
1573 #define GPIOK_BASE (AHB1PERIPH_BASE + 0x2800U)
1574 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
1575 #define RCC_BASE (AHB1PERIPH_BASE + 0x3800U)
1576 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00U)
1577 #define UID_BASE 0x1FF0F420U
1578 #define FLASHSIZE_BASE 0x1FF0F442U
1579 #define PACKAGESIZE_BASE 0x1FFF7BF0U
1580 #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000U)
1581 #define DMA1_Stream0_BASE (DMA1_BASE + 0x010U)
1582 #define DMA1_Stream1_BASE (DMA1_BASE + 0x028U)
1583 #define DMA1_Stream2_BASE (DMA1_BASE + 0x040U)
1584 #define DMA1_Stream3_BASE (DMA1_BASE + 0x058U)
1585 #define DMA1_Stream4_BASE (DMA1_BASE + 0x070U)
1586 #define DMA1_Stream5_BASE (DMA1_BASE + 0x088U)
1587 #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0U)
1588 #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8U)
1589 #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400U)
1590 #define DMA2_Stream0_BASE (DMA2_BASE + 0x010U)
1591 #define DMA2_Stream1_BASE (DMA2_BASE + 0x028U)
1592 #define DMA2_Stream2_BASE (DMA2_BASE + 0x040U)
1593 #define DMA2_Stream3_BASE (DMA2_BASE + 0x058U)
1594 #define DMA2_Stream4_BASE (DMA2_BASE + 0x070U)
1595 #define DMA2_Stream5_BASE (DMA2_BASE + 0x088U)
1596 #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0U)
1597 #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8U)
1598 #define ETH_BASE (AHB1PERIPH_BASE + 0x8000U)
1599 #define ETH_MAC_BASE (ETH_BASE)
1600 #define ETH_MMC_BASE (ETH_BASE + 0x0100U)
1601 #define ETH_PTP_BASE (ETH_BASE + 0x0700U)
1602 #define ETH_DMA_BASE (ETH_BASE + 0x1000U)
1603 #define DMA2D_BASE (AHB1PERIPH_BASE + 0xB000U)
1604 
1605 #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000U)
1606 #define JPEG_BASE (AHB2PERIPH_BASE + 0x51000U)
1607 #define CRYP_BASE (AHB2PERIPH_BASE + 0x60000U)
1608 #define HASH_BASE (AHB2PERIPH_BASE + 0x60400U)
1609 #define HASH_DIGEST_BASE (AHB2PERIPH_BASE + 0x60710U)
1610 #define RNG_BASE (AHB2PERIPH_BASE + 0x60800U)
1611 
1612 #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000U)
1613 #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104U)
1614 #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080U)
1615 #define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140U)
1616 
1617 /* Debug MCU registers base address */
1618 #define DBGMCU_BASE 0xE0042000U
1619 
1621 #define USB_OTG_HS_PERIPH_BASE 0x40040000U
1622 #define USB_OTG_FS_PERIPH_BASE 0x50000000U
1623 
1624 #define USB_OTG_GLOBAL_BASE 0x000U
1625 #define USB_OTG_DEVICE_BASE 0x800U
1626 #define USB_OTG_IN_ENDPOINT_BASE 0x900U
1627 #define USB_OTG_OUT_ENDPOINT_BASE 0xB00U
1628 #define USB_OTG_EP_REG_SIZE 0x20U
1629 #define USB_OTG_HOST_BASE 0x400U
1630 #define USB_OTG_HOST_PORT_BASE 0x440U
1631 #define USB_OTG_HOST_CHANNEL_BASE 0x500U
1632 #define USB_OTG_HOST_CHANNEL_SIZE 0x20U
1633 #define USB_OTG_PCGCCTL_BASE 0xE00U
1634 #define USB_OTG_FIFO_BASE 0x1000U
1635 #define USB_OTG_FIFO_SIZE 0x1000U
1636 
1644 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
1645 #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
1646 #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
1647 #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
1648 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
1649 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
1650 #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
1651 #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
1652 #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
1653 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
1654 #define RTC ((RTC_TypeDef *) RTC_BASE)
1655 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
1656 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
1657 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
1658 #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
1659 #define SPDIFRX ((SPDIFRX_TypeDef *) SPDIFRX_BASE)
1660 #define USART2 ((USART_TypeDef *) USART2_BASE)
1661 #define USART3 ((USART_TypeDef *) USART3_BASE)
1662 #define UART4 ((USART_TypeDef *) UART4_BASE)
1663 #define UART5 ((USART_TypeDef *) UART5_BASE)
1664 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
1665 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
1666 #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
1667 #define I2C4 ((I2C_TypeDef *) I2C4_BASE)
1668 #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
1669 #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
1670 #define CEC ((CEC_TypeDef *) CEC_BASE)
1671 #define PWR ((PWR_TypeDef *) PWR_BASE)
1672 #define DAC ((DAC_TypeDef *) DAC_BASE)
1673 #define UART7 ((USART_TypeDef *) UART7_BASE)
1674 #define UART8 ((USART_TypeDef *) UART8_BASE)
1675 #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
1676 #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
1677 #define USART1 ((USART_TypeDef *) USART1_BASE)
1678 #define USART6 ((USART_TypeDef *) USART6_BASE)
1679 #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
1680 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
1681 #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
1682 #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
1683 #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
1684 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
1685 #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
1686 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
1687 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
1688 #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
1689 #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
1690 #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
1691 #define SPI5 ((SPI_TypeDef *) SPI5_BASE)
1692 #define SPI6 ((SPI_TypeDef *) SPI6_BASE)
1693 #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
1694 #define SAI2 ((SAI_TypeDef *) SAI2_BASE)
1695 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
1696 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
1697 #define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
1698 #define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
1699 #define LTDC ((LTDC_TypeDef *)LTDC_BASE)
1700 #define LTDC_Layer1 ((LTDC_Layer_TypeDef *)LTDC_Layer1_BASE)
1701 #define LTDC_Layer2 ((LTDC_Layer_TypeDef *)LTDC_Layer2_BASE)
1702 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
1703 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
1704 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
1705 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
1706 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
1707 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
1708 #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
1709 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
1710 #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
1711 #define GPIOJ ((GPIO_TypeDef *) GPIOJ_BASE)
1712 #define GPIOK ((GPIO_TypeDef *) GPIOK_BASE)
1713 #define CRC ((CRC_TypeDef *) CRC_BASE)
1714 #define RCC ((RCC_TypeDef *) RCC_BASE)
1715 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
1716 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
1717 #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
1718 #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
1719 #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
1720 #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
1721 #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
1722 #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
1723 #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
1724 #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
1725 #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
1726 #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
1727 #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
1728 #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
1729 #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
1730 #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
1731 #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
1732 #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
1733 #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
1734 #define ETH ((ETH_TypeDef *) ETH_BASE)
1735 #define DMA2D ((DMA2D_TypeDef *)DMA2D_BASE)
1736 #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
1737 #define CRYP ((CRYP_TypeDef *) CRYP_BASE)
1738 #define HASH ((HASH_TypeDef *) HASH_BASE)
1739 #define HASH_DIGEST ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE)
1740 #define RNG ((RNG_TypeDef *) RNG_BASE)
1741 #define FMC_Bank1 ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
1742 #define FMC_Bank1E ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
1743 #define FMC_Bank3 ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
1744 #define FMC_Bank5_6 ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE)
1745 #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
1746 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
1747 #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
1748 #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE)
1749 #define CAN3 ((CAN_TypeDef *) CAN3_BASE)
1750 #define SDMMC2 ((SDMMC_TypeDef *) SDMMC2_BASE)
1751 #define MDIOS ((MDIOS_TypeDef *) MDIOS_BASE)
1752 #define DFSDM1_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel0_BASE)
1753 #define DFSDM1_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel1_BASE)
1754 #define DFSDM1_Channel2 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel2_BASE)
1755 #define DFSDM1_Channel3 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel3_BASE)
1756 #define DFSDM1_Channel4 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel4_BASE)
1757 #define DFSDM1_Channel5 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel5_BASE)
1758 #define DFSDM1_Channel6 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel6_BASE)
1759 #define DFSDM1_Channel7 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel7_BASE)
1760 #define DFSDM1_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter0_BASE)
1761 #define DFSDM1_Filter1 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter1_BASE)
1762 #define DFSDM1_Filter2 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter2_BASE)
1763 #define DFSDM1_Filter3 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter3_BASE)
1764 #define JPEG ((JPEG_TypeDef *) JPEG_BASE)
1765 #define DSI ((DSI_TypeDef *)DSI_BASE)
1766 
1779 /******************************************************************************/
1780 /* Peripheral Registers_Bits_Definition */
1781 /******************************************************************************/
1782 
1783 /******************************************************************************/
1784 /* */
1785 /* Analog to Digital Converter */
1786 /* */
1787 /******************************************************************************/
1788 /******************** Bit definition for ADC_SR register ********************/
1789 #define ADC_SR_AWD 0x00000001U
1790 #define ADC_SR_EOC 0x00000002U
1791 #define ADC_SR_JEOC 0x00000004U
1792 #define ADC_SR_JSTRT 0x00000008U
1793 #define ADC_SR_STRT 0x00000010U
1794 #define ADC_SR_OVR 0x00000020U
1796 /******************* Bit definition for ADC_CR1 register ********************/
1797 #define ADC_CR1_AWDCH 0x0000001FU
1798 #define ADC_CR1_AWDCH_0 0x00000001U
1799 #define ADC_CR1_AWDCH_1 0x00000002U
1800 #define ADC_CR1_AWDCH_2 0x00000004U
1801 #define ADC_CR1_AWDCH_3 0x00000008U
1802 #define ADC_CR1_AWDCH_4 0x00000010U
1803 #define ADC_CR1_EOCIE 0x00000020U
1804 #define ADC_CR1_AWDIE 0x00000040U
1805 #define ADC_CR1_JEOCIE 0x00000080U
1806 #define ADC_CR1_SCAN 0x00000100U
1807 #define ADC_CR1_AWDSGL 0x00000200U
1808 #define ADC_CR1_JAUTO 0x00000400U
1809 #define ADC_CR1_DISCEN 0x00000800U
1810 #define ADC_CR1_JDISCEN 0x00001000U
1811 #define ADC_CR1_DISCNUM 0x0000E000U
1812 #define ADC_CR1_DISCNUM_0 0x00002000U
1813 #define ADC_CR1_DISCNUM_1 0x00004000U
1814 #define ADC_CR1_DISCNUM_2 0x00008000U
1815 #define ADC_CR1_JAWDEN 0x00400000U
1816 #define ADC_CR1_AWDEN 0x00800000U
1817 #define ADC_CR1_RES 0x03000000U
1818 #define ADC_CR1_RES_0 0x01000000U
1819 #define ADC_CR1_RES_1 0x02000000U
1820 #define ADC_CR1_OVRIE 0x04000000U
1822 /******************* Bit definition for ADC_CR2 register ********************/
1823 #define ADC_CR2_ADON 0x00000001U
1824 #define ADC_CR2_CONT 0x00000002U
1825 #define ADC_CR2_DMA 0x00000100U
1826 #define ADC_CR2_DDS 0x00000200U
1827 #define ADC_CR2_EOCS 0x00000400U
1828 #define ADC_CR2_ALIGN 0x00000800U
1829 #define ADC_CR2_JEXTSEL 0x000F0000U
1830 #define ADC_CR2_JEXTSEL_0 0x00010000U
1831 #define ADC_CR2_JEXTSEL_1 0x00020000U
1832 #define ADC_CR2_JEXTSEL_2 0x00040000U
1833 #define ADC_CR2_JEXTSEL_3 0x00080000U
1834 #define ADC_CR2_JEXTEN 0x00300000U
1835 #define ADC_CR2_JEXTEN_0 0x00100000U
1836 #define ADC_CR2_JEXTEN_1 0x00200000U
1837 #define ADC_CR2_JSWSTART 0x00400000U
1838 #define ADC_CR2_EXTSEL 0x0F000000U
1839 #define ADC_CR2_EXTSEL_0 0x01000000U
1840 #define ADC_CR2_EXTSEL_1 0x02000000U
1841 #define ADC_CR2_EXTSEL_2 0x04000000U
1842 #define ADC_CR2_EXTSEL_3 0x08000000U
1843 #define ADC_CR2_EXTEN 0x30000000U
1844 #define ADC_CR2_EXTEN_0 0x10000000U
1845 #define ADC_CR2_EXTEN_1 0x20000000U
1846 #define ADC_CR2_SWSTART 0x40000000U
1848 /****************** Bit definition for ADC_SMPR1 register *******************/
1849 #define ADC_SMPR1_SMP10 0x00000007U
1850 #define ADC_SMPR1_SMP10_0 0x00000001U
1851 #define ADC_SMPR1_SMP10_1 0x00000002U
1852 #define ADC_SMPR1_SMP10_2 0x00000004U
1853 #define ADC_SMPR1_SMP11 0x00000038U
1854 #define ADC_SMPR1_SMP11_0 0x00000008U
1855 #define ADC_SMPR1_SMP11_1 0x00000010U
1856 #define ADC_SMPR1_SMP11_2 0x00000020U
1857 #define ADC_SMPR1_SMP12 0x000001C0U
1858 #define ADC_SMPR1_SMP12_0 0x00000040U
1859 #define ADC_SMPR1_SMP12_1 0x00000080U
1860 #define ADC_SMPR1_SMP12_2 0x00000100U
1861 #define ADC_SMPR1_SMP13 0x00000E00U
1862 #define ADC_SMPR1_SMP13_0 0x00000200U
1863 #define ADC_SMPR1_SMP13_1 0x00000400U
1864 #define ADC_SMPR1_SMP13_2 0x00000800U
1865 #define ADC_SMPR1_SMP14 0x00007000U
1866 #define ADC_SMPR1_SMP14_0 0x00001000U
1867 #define ADC_SMPR1_SMP14_1 0x00002000U
1868 #define ADC_SMPR1_SMP14_2 0x00004000U
1869 #define ADC_SMPR1_SMP15 0x00038000U
1870 #define ADC_SMPR1_SMP15_0 0x00008000U
1871 #define ADC_SMPR1_SMP15_1 0x00010000U
1872 #define ADC_SMPR1_SMP15_2 0x00020000U
1873 #define ADC_SMPR1_SMP16 0x001C0000U
1874 #define ADC_SMPR1_SMP16_0 0x00040000U
1875 #define ADC_SMPR1_SMP16_1 0x00080000U
1876 #define ADC_SMPR1_SMP16_2 0x00100000U
1877 #define ADC_SMPR1_SMP17 0x00E00000U
1878 #define ADC_SMPR1_SMP17_0 0x00200000U
1879 #define ADC_SMPR1_SMP17_1 0x00400000U
1880 #define ADC_SMPR1_SMP17_2 0x00800000U
1881 #define ADC_SMPR1_SMP18 0x07000000U
1882 #define ADC_SMPR1_SMP18_0 0x01000000U
1883 #define ADC_SMPR1_SMP18_1 0x02000000U
1884 #define ADC_SMPR1_SMP18_2 0x04000000U
1886 /****************** Bit definition for ADC_SMPR2 register *******************/
1887 #define ADC_SMPR2_SMP0 0x00000007U
1888 #define ADC_SMPR2_SMP0_0 0x00000001U
1889 #define ADC_SMPR2_SMP0_1 0x00000002U
1890 #define ADC_SMPR2_SMP0_2 0x00000004U
1891 #define ADC_SMPR2_SMP1 0x00000038U
1892 #define ADC_SMPR2_SMP1_0 0x00000008U
1893 #define ADC_SMPR2_SMP1_1 0x00000010U
1894 #define ADC_SMPR2_SMP1_2 0x00000020U
1895 #define ADC_SMPR2_SMP2 0x000001C0U
1896 #define ADC_SMPR2_SMP2_0 0x00000040U
1897 #define ADC_SMPR2_SMP2_1 0x00000080U
1898 #define ADC_SMPR2_SMP2_2 0x00000100U
1899 #define ADC_SMPR2_SMP3 0x00000E00U
1900 #define ADC_SMPR2_SMP3_0 0x00000200U
1901 #define ADC_SMPR2_SMP3_1 0x00000400U
1902 #define ADC_SMPR2_SMP3_2 0x00000800U
1903 #define ADC_SMPR2_SMP4 0x00007000U
1904 #define ADC_SMPR2_SMP4_0 0x00001000U
1905 #define ADC_SMPR2_SMP4_1 0x00002000U
1906 #define ADC_SMPR2_SMP4_2 0x00004000U
1907 #define ADC_SMPR2_SMP5 0x00038000U
1908 #define ADC_SMPR2_SMP5_0 0x00008000U
1909 #define ADC_SMPR2_SMP5_1 0x00010000U
1910 #define ADC_SMPR2_SMP5_2 0x00020000U
1911 #define ADC_SMPR2_SMP6 0x001C0000U
1912 #define ADC_SMPR2_SMP6_0 0x00040000U
1913 #define ADC_SMPR2_SMP6_1 0x00080000U
1914 #define ADC_SMPR2_SMP6_2 0x00100000U
1915 #define ADC_SMPR2_SMP7 0x00E00000U
1916 #define ADC_SMPR2_SMP7_0 0x00200000U
1917 #define ADC_SMPR2_SMP7_1 0x00400000U
1918 #define ADC_SMPR2_SMP7_2 0x00800000U
1919 #define ADC_SMPR2_SMP8 0x07000000U
1920 #define ADC_SMPR2_SMP8_0 0x01000000U
1921 #define ADC_SMPR2_SMP8_1 0x02000000U
1922 #define ADC_SMPR2_SMP8_2 0x04000000U
1923 #define ADC_SMPR2_SMP9 0x38000000U
1924 #define ADC_SMPR2_SMP9_0 0x08000000U
1925 #define ADC_SMPR2_SMP9_1 0x10000000U
1926 #define ADC_SMPR2_SMP9_2 0x20000000U
1928 /****************** Bit definition for ADC_JOFR1 register *******************/
1929 #define ADC_JOFR1_JOFFSET1 0x0FFFU
1931 /****************** Bit definition for ADC_JOFR2 register *******************/
1932 #define ADC_JOFR2_JOFFSET2 0x0FFFU
1934 /****************** Bit definition for ADC_JOFR3 register *******************/
1935 #define ADC_JOFR3_JOFFSET3 0x0FFFU
1937 /****************** Bit definition for ADC_JOFR4 register *******************/
1938 #define ADC_JOFR4_JOFFSET4 0x0FFFU
1940 /******************* Bit definition for ADC_HTR register ********************/
1941 #define ADC_HTR_HT 0x0FFFU
1943 /******************* Bit definition for ADC_LTR register ********************/
1944 #define ADC_LTR_LT 0x0FFFU
1946 /******************* Bit definition for ADC_SQR1 register *******************/
1947 #define ADC_SQR1_SQ13 0x0000001FU
1948 #define ADC_SQR1_SQ13_0 0x00000001U
1949 #define ADC_SQR1_SQ13_1 0x00000002U
1950 #define ADC_SQR1_SQ13_2 0x00000004U
1951 #define ADC_SQR1_SQ13_3 0x00000008U
1952 #define ADC_SQR1_SQ13_4 0x00000010U
1953 #define ADC_SQR1_SQ14 0x000003E0U
1954 #define ADC_SQR1_SQ14_0 0x00000020U
1955 #define ADC_SQR1_SQ14_1 0x00000040U
1956 #define ADC_SQR1_SQ14_2 0x00000080U
1957 #define ADC_SQR1_SQ14_3 0x00000100U
1958 #define ADC_SQR1_SQ14_4 0x00000200U
1959 #define ADC_SQR1_SQ15 0x00007C00U
1960 #define ADC_SQR1_SQ15_0 0x00000400U
1961 #define ADC_SQR1_SQ15_1 0x00000800U
1962 #define ADC_SQR1_SQ15_2 0x00001000U
1963 #define ADC_SQR1_SQ15_3 0x00002000U
1964 #define ADC_SQR1_SQ15_4 0x00004000U
1965 #define ADC_SQR1_SQ16 0x000F8000U
1966 #define ADC_SQR1_SQ16_0 0x00008000U
1967 #define ADC_SQR1_SQ16_1 0x00010000U
1968 #define ADC_SQR1_SQ16_2 0x00020000U
1969 #define ADC_SQR1_SQ16_3 0x00040000U
1970 #define ADC_SQR1_SQ16_4 0x00080000U
1971 #define ADC_SQR1_L 0x00F00000U
1972 #define ADC_SQR1_L_0 0x00100000U
1973 #define ADC_SQR1_L_1 0x00200000U
1974 #define ADC_SQR1_L_2 0x00400000U
1975 #define ADC_SQR1_L_3 0x00800000U
1977 /******************* Bit definition for ADC_SQR2 register *******************/
1978 #define ADC_SQR2_SQ7 0x0000001FU
1979 #define ADC_SQR2_SQ7_0 0x00000001U
1980 #define ADC_SQR2_SQ7_1 0x00000002U
1981 #define ADC_SQR2_SQ7_2 0x00000004U
1982 #define ADC_SQR2_SQ7_3 0x00000008U
1983 #define ADC_SQR2_SQ7_4 0x00000010U
1984 #define ADC_SQR2_SQ8 0x000003E0U
1985 #define ADC_SQR2_SQ8_0 0x00000020U
1986 #define ADC_SQR2_SQ8_1 0x00000040U
1987 #define ADC_SQR2_SQ8_2 0x00000080U
1988 #define ADC_SQR2_SQ8_3 0x00000100U
1989 #define ADC_SQR2_SQ8_4 0x00000200U
1990 #define ADC_SQR2_SQ9 0x00007C00U
1991 #define ADC_SQR2_SQ9_0 0x00000400U
1992 #define ADC_SQR2_SQ9_1 0x00000800U
1993 #define ADC_SQR2_SQ9_2 0x00001000U
1994 #define ADC_SQR2_SQ9_3 0x00002000U
1995 #define ADC_SQR2_SQ9_4 0x00004000U
1996 #define ADC_SQR2_SQ10 0x000F8000U
1997 #define ADC_SQR2_SQ10_0 0x00008000U
1998 #define ADC_SQR2_SQ10_1 0x00010000U
1999 #define ADC_SQR2_SQ10_2 0x00020000U
2000 #define ADC_SQR2_SQ10_3 0x00040000U
2001 #define ADC_SQR2_SQ10_4 0x00080000U
2002 #define ADC_SQR2_SQ11 0x01F00000U
2003 #define ADC_SQR2_SQ11_0 0x00100000U
2004 #define ADC_SQR2_SQ11_1 0x00200000U
2005 #define ADC_SQR2_SQ11_2 0x00400000U
2006 #define ADC_SQR2_SQ11_3 0x00800000U
2007 #define ADC_SQR2_SQ11_4 0x01000000U
2008 #define ADC_SQR2_SQ12 0x3E000000U
2009 #define ADC_SQR2_SQ12_0 0x02000000U
2010 #define ADC_SQR2_SQ12_1 0x04000000U
2011 #define ADC_SQR2_SQ12_2 0x08000000U
2012 #define ADC_SQR2_SQ12_3 0x10000000U
2013 #define ADC_SQR2_SQ12_4 0x20000000U
2015 /******************* Bit definition for ADC_SQR3 register *******************/
2016 #define ADC_SQR3_SQ1 0x0000001FU
2017 #define ADC_SQR3_SQ1_0 0x00000001U
2018 #define ADC_SQR3_SQ1_1 0x00000002U
2019 #define ADC_SQR3_SQ1_2 0x00000004U
2020 #define ADC_SQR3_SQ1_3 0x00000008U
2021 #define ADC_SQR3_SQ1_4 0x00000010U
2022 #define ADC_SQR3_SQ2 0x000003E0U
2023 #define ADC_SQR3_SQ2_0 0x00000020U
2024 #define ADC_SQR3_SQ2_1 0x00000040U
2025 #define ADC_SQR3_SQ2_2 0x00000080U
2026 #define ADC_SQR3_SQ2_3 0x00000100U
2027 #define ADC_SQR3_SQ2_4 0x00000200U
2028 #define ADC_SQR3_SQ3 0x00007C00U
2029 #define ADC_SQR3_SQ3_0 0x00000400U
2030 #define ADC_SQR3_SQ3_1 0x00000800U
2031 #define ADC_SQR3_SQ3_2 0x00001000U
2032 #define ADC_SQR3_SQ3_3 0x00002000U
2033 #define ADC_SQR3_SQ3_4 0x00004000U
2034 #define ADC_SQR3_SQ4 0x000F8000U
2035 #define ADC_SQR3_SQ4_0 0x00008000U
2036 #define ADC_SQR3_SQ4_1 0x00010000U
2037 #define ADC_SQR3_SQ4_2 0x00020000U
2038 #define ADC_SQR3_SQ4_3 0x00040000U
2039 #define ADC_SQR3_SQ4_4 0x00080000U
2040 #define ADC_SQR3_SQ5 0x01F00000U
2041 #define ADC_SQR3_SQ5_0 0x00100000U
2042 #define ADC_SQR3_SQ5_1 0x00200000U
2043 #define ADC_SQR3_SQ5_2 0x00400000U
2044 #define ADC_SQR3_SQ5_3 0x00800000U
2045 #define ADC_SQR3_SQ5_4 0x01000000U
2046 #define ADC_SQR3_SQ6 0x3E000000U
2047 #define ADC_SQR3_SQ6_0 0x02000000U
2048 #define ADC_SQR3_SQ6_1 0x04000000U
2049 #define ADC_SQR3_SQ6_2 0x08000000U
2050 #define ADC_SQR3_SQ6_3 0x10000000U
2051 #define ADC_SQR3_SQ6_4 0x20000000U
2053 /******************* Bit definition for ADC_JSQR register *******************/
2054 #define ADC_JSQR_JSQ1 0x0000001FU
2055 #define ADC_JSQR_JSQ1_0 0x00000001U
2056 #define ADC_JSQR_JSQ1_1 0x00000002U
2057 #define ADC_JSQR_JSQ1_2 0x00000004U
2058 #define ADC_JSQR_JSQ1_3 0x00000008U
2059 #define ADC_JSQR_JSQ1_4 0x00000010U
2060 #define ADC_JSQR_JSQ2 0x000003E0U
2061 #define ADC_JSQR_JSQ2_0 0x00000020U
2062 #define ADC_JSQR_JSQ2_1 0x00000040U
2063 #define ADC_JSQR_JSQ2_2 0x00000080U
2064 #define ADC_JSQR_JSQ2_3 0x00000100U
2065 #define ADC_JSQR_JSQ2_4 0x00000200U
2066 #define ADC_JSQR_JSQ3 0x00007C00U
2067 #define ADC_JSQR_JSQ3_0 0x00000400U
2068 #define ADC_JSQR_JSQ3_1 0x00000800U
2069 #define ADC_JSQR_JSQ3_2 0x00001000U
2070 #define ADC_JSQR_JSQ3_3 0x00002000U
2071 #define ADC_JSQR_JSQ3_4 0x00004000U
2072 #define ADC_JSQR_JSQ4 0x000F8000U
2073 #define ADC_JSQR_JSQ4_0 0x00008000U
2074 #define ADC_JSQR_JSQ4_1 0x00010000U
2075 #define ADC_JSQR_JSQ4_2 0x00020000U
2076 #define ADC_JSQR_JSQ4_3 0x00040000U
2077 #define ADC_JSQR_JSQ4_4 0x00080000U
2078 #define ADC_JSQR_JL 0x00300000U
2079 #define ADC_JSQR_JL_0 0x00100000U
2080 #define ADC_JSQR_JL_1 0x00200000U
2082 /******************* Bit definition for ADC_JDR1 register *******************/
2083 #define ADC_JDR1_JDATA ((uint16_t)0xFFFFU)
2085 /******************* Bit definition for ADC_JDR2 register *******************/
2086 #define ADC_JDR2_JDATA ((uint16_t)0xFFFFU)
2088 /******************* Bit definition for ADC_JDR3 register *******************/
2089 #define ADC_JDR3_JDATA ((uint16_t)0xFFFFU)
2091 /******************* Bit definition for ADC_JDR4 register *******************/
2092 #define ADC_JDR4_JDATA ((uint16_t)0xFFFFU)
2094 /******************** Bit definition for ADC_DR register ********************/
2095 #define ADC_DR_DATA 0x0000FFFFU
2096 #define ADC_DR_ADC2DATA 0xFFFF0000U
2098 /******************* Bit definition for ADC_CSR register ********************/
2099 #define ADC_CSR_AWD1 0x00000001U
2100 #define ADC_CSR_EOC1 0x00000002U
2101 #define ADC_CSR_JEOC1 0x00000004U
2102 #define ADC_CSR_JSTRT1 0x00000008U
2103 #define ADC_CSR_STRT1 0x00000010U
2104 #define ADC_CSR_OVR1 0x00000020U
2105 #define ADC_CSR_AWD2 0x00000100U
2106 #define ADC_CSR_EOC2 0x00000200U
2107 #define ADC_CSR_JEOC2 0x00000400U
2108 #define ADC_CSR_JSTRT2 0x00000800U
2109 #define ADC_CSR_STRT2 0x00001000U
2110 #define ADC_CSR_OVR2 0x00002000U
2111 #define ADC_CSR_AWD3 0x00010000U
2112 #define ADC_CSR_EOC3 0x00020000U
2113 #define ADC_CSR_JEOC3 0x00040000U
2114 #define ADC_CSR_JSTRT3 0x00080000U
2115 #define ADC_CSR_STRT3 0x00100000U
2116 #define ADC_CSR_OVR3 0x00200000U
2118 /* Legacy defines */
2119 #define ADC_CSR_DOVR1 ADC_CSR_OVR1
2120 #define ADC_CSR_DOVR2 ADC_CSR_OVR2
2121 #define ADC_CSR_DOVR3 ADC_CSR_OVR3
2122 
2123 
2124 /******************* Bit definition for ADC_CCR register ********************/
2125 #define ADC_CCR_MULTI 0x0000001FU
2126 #define ADC_CCR_MULTI_0 0x00000001U
2127 #define ADC_CCR_MULTI_1 0x00000002U
2128 #define ADC_CCR_MULTI_2 0x00000004U
2129 #define ADC_CCR_MULTI_3 0x00000008U
2130 #define ADC_CCR_MULTI_4 0x00000010U
2131 #define ADC_CCR_DELAY 0x00000F00U
2132 #define ADC_CCR_DELAY_0 0x00000100U
2133 #define ADC_CCR_DELAY_1 0x00000200U
2134 #define ADC_CCR_DELAY_2 0x00000400U
2135 #define ADC_CCR_DELAY_3 0x00000800U
2136 #define ADC_CCR_DDS 0x00002000U
2137 #define ADC_CCR_DMA 0x0000C000U
2138 #define ADC_CCR_DMA_0 0x00004000U
2139 #define ADC_CCR_DMA_1 0x00008000U
2140 #define ADC_CCR_ADCPRE 0x00030000U
2141 #define ADC_CCR_ADCPRE_0 0x00010000U
2142 #define ADC_CCR_ADCPRE_1 0x00020000U
2143 #define ADC_CCR_VBATE 0x00400000U
2144 #define ADC_CCR_TSVREFE 0x00800000U
2146 /******************* Bit definition for ADC_CDR register ********************/
2147 #define ADC_CDR_DATA1 0x0000FFFFU
2148 #define ADC_CDR_DATA2 0xFFFF0000U
2150 /******************************************************************************/
2151 /* */
2152 /* Controller Area Network */
2153 /* */
2154 /******************************************************************************/
2156 /******************* Bit definition for CAN_MCR register ********************/
2157 #define CAN_MCR_INRQ 0x00000001U
2158 #define CAN_MCR_SLEEP 0x00000002U
2159 #define CAN_MCR_TXFP 0x00000004U
2160 #define CAN_MCR_RFLM 0x00000008U
2161 #define CAN_MCR_NART 0x00000010U
2162 #define CAN_MCR_AWUM 0x00000020U
2163 #define CAN_MCR_ABOM 0x00000040U
2164 #define CAN_MCR_TTCM 0x00000080U
2165 #define CAN_MCR_RESET 0x00008000U
2167 /******************* Bit definition for CAN_MSR register ********************/
2168 #define CAN_MSR_INAK 0x00000001U
2169 #define CAN_MSR_SLAK 0x00000002U
2170 #define CAN_MSR_ERRI 0x00000004U
2171 #define CAN_MSR_WKUI 0x00000008U
2172 #define CAN_MSR_SLAKI 0x00000010U
2173 #define CAN_MSR_TXM 0x00000100U
2174 #define CAN_MSR_RXM 0x00000200U
2175 #define CAN_MSR_SAMP 0x00000400U
2176 #define CAN_MSR_RX 0x00000800U
2178 /******************* Bit definition for CAN_TSR register ********************/
2179 #define CAN_TSR_RQCP0 0x00000001U
2180 #define CAN_TSR_TXOK0 0x00000002U
2181 #define CAN_TSR_ALST0 0x00000004U
2182 #define CAN_TSR_TERR0 0x00000008U
2183 #define CAN_TSR_ABRQ0 0x00000080U
2184 #define CAN_TSR_RQCP1 0x00000100U
2185 #define CAN_TSR_TXOK1 0x00000200U
2186 #define CAN_TSR_ALST1 0x00000400U
2187 #define CAN_TSR_TERR1 0x00000800U
2188 #define CAN_TSR_ABRQ1 0x00008000U
2189 #define CAN_TSR_RQCP2 0x00010000U
2190 #define CAN_TSR_TXOK2 0x00020000U
2191 #define CAN_TSR_ALST2 0x00040000U
2192 #define CAN_TSR_TERR2 0x00080000U
2193 #define CAN_TSR_ABRQ2 0x00800000U
2194 #define CAN_TSR_CODE 0x03000000U
2196 #define CAN_TSR_TME 0x1C000000U
2197 #define CAN_TSR_TME0 0x04000000U
2198 #define CAN_TSR_TME1 0x08000000U
2199 #define CAN_TSR_TME2 0x10000000U
2201 #define CAN_TSR_LOW 0xE0000000U
2202 #define CAN_TSR_LOW0 0x20000000U
2203 #define CAN_TSR_LOW1 0x40000000U
2204 #define CAN_TSR_LOW2 0x80000000U
2206 /******************* Bit definition for CAN_RF0R register *******************/
2207 #define CAN_RF0R_FMP0 0x00000003U
2208 #define CAN_RF0R_FULL0 0x00000008U
2209 #define CAN_RF0R_FOVR0 0x00000010U
2210 #define CAN_RF0R_RFOM0 0x00000020U
2212 /******************* Bit definition for CAN_RF1R register *******************/
2213 #define CAN_RF1R_FMP1 0x00000003U
2214 #define CAN_RF1R_FULL1 0x00000008U
2215 #define CAN_RF1R_FOVR1 0x00000010U
2216 #define CAN_RF1R_RFOM1 0x00000020U
2218 /******************** Bit definition for CAN_IER register *******************/
2219 #define CAN_IER_TMEIE 0x00000001U
2220 #define CAN_IER_FMPIE0 0x00000002U
2221 #define CAN_IER_FFIE0 0x00000004U
2222 #define CAN_IER_FOVIE0 0x00000008U
2223 #define CAN_IER_FMPIE1 0x00000010U
2224 #define CAN_IER_FFIE1 0x00000020U
2225 #define CAN_IER_FOVIE1 0x00000040U
2226 #define CAN_IER_EWGIE 0x00000100U
2227 #define CAN_IER_EPVIE 0x00000200U
2228 #define CAN_IER_BOFIE 0x00000400U
2229 #define CAN_IER_LECIE 0x00000800U
2230 #define CAN_IER_ERRIE 0x00008000U
2231 #define CAN_IER_WKUIE 0x00010000U
2232 #define CAN_IER_SLKIE 0x00020000U
2234 /******************** Bit definition for CAN_ESR register *******************/
2235 #define CAN_ESR_EWGF 0x00000001U
2236 #define CAN_ESR_EPVF 0x00000002U
2237 #define CAN_ESR_BOFF 0x00000004U
2239 #define CAN_ESR_LEC 0x00000070U
2240 #define CAN_ESR_LEC_0 0x00000010U
2241 #define CAN_ESR_LEC_1 0x00000020U
2242 #define CAN_ESR_LEC_2 0x00000040U
2244 #define CAN_ESR_TEC 0x00FF0000U
2245 #define CAN_ESR_REC 0xFF000000U
2247 /******************* Bit definition for CAN_BTR register ********************/
2248 #define CAN_BTR_BRP 0x000003FFU
2249 #define CAN_BTR_TS1 0x000F0000U
2250 #define CAN_BTR_TS1_0 0x00010000U
2251 #define CAN_BTR_TS1_1 0x00020000U
2252 #define CAN_BTR_TS1_2 0x00040000U
2253 #define CAN_BTR_TS1_3 0x00080000U
2254 #define CAN_BTR_TS2 0x00700000U
2255 #define CAN_BTR_TS2_0 0x00100000U
2256 #define CAN_BTR_TS2_1 0x00200000U
2257 #define CAN_BTR_TS2_2 0x00400000U
2258 #define CAN_BTR_SJW 0x03000000U
2259 #define CAN_BTR_SJW_0 0x01000000U
2260 #define CAN_BTR_SJW_1 0x02000000U
2261 #define CAN_BTR_LBKM 0x40000000U
2262 #define CAN_BTR_SILM 0x80000000U
2265 /****************** Bit definition for CAN_TI0R register ********************/
2266 #define CAN_TI0R_TXRQ 0x00000001U
2267 #define CAN_TI0R_RTR 0x00000002U
2268 #define CAN_TI0R_IDE 0x00000004U
2269 #define CAN_TI0R_EXID 0x001FFFF8U
2270 #define CAN_TI0R_STID 0xFFE00000U
2272 /****************** Bit definition for CAN_TDT0R register *******************/
2273 #define CAN_TDT0R_DLC 0x0000000FU
2274 #define CAN_TDT0R_TGT 0x00000100U
2275 #define CAN_TDT0R_TIME 0xFFFF0000U
2277 /****************** Bit definition for CAN_TDL0R register *******************/
2278 #define CAN_TDL0R_DATA0 0x000000FFU
2279 #define CAN_TDL0R_DATA1 0x0000FF00U
2280 #define CAN_TDL0R_DATA2 0x00FF0000U
2281 #define CAN_TDL0R_DATA3 0xFF000000U
2283 /****************** Bit definition for CAN_TDH0R register *******************/
2284 #define CAN_TDH0R_DATA4 0x000000FFU
2285 #define CAN_TDH0R_DATA5 0x0000FF00U
2286 #define CAN_TDH0R_DATA6 0x00FF0000U
2287 #define CAN_TDH0R_DATA7 0xFF000000U
2289 /******************* Bit definition for CAN_TI1R register *******************/
2290 #define CAN_TI1R_TXRQ 0x00000001U
2291 #define CAN_TI1R_RTR 0x00000002U
2292 #define CAN_TI1R_IDE 0x00000004U
2293 #define CAN_TI1R_EXID 0x001FFFF8U
2294 #define CAN_TI1R_STID 0xFFE00000U
2296 /******************* Bit definition for CAN_TDT1R register ******************/
2297 #define CAN_TDT1R_DLC 0x0000000FU
2298 #define CAN_TDT1R_TGT 0x00000100U
2299 #define CAN_TDT1R_TIME 0xFFFF0000U
2301 /******************* Bit definition for CAN_TDL1R register ******************/
2302 #define CAN_TDL1R_DATA0 0x000000FFU
2303 #define CAN_TDL1R_DATA1 0x0000FF00U
2304 #define CAN_TDL1R_DATA2 0x00FF0000U
2305 #define CAN_TDL1R_DATA3 0xFF000000U
2307 /******************* Bit definition for CAN_TDH1R register ******************/
2308 #define CAN_TDH1R_DATA4 0x000000FFU
2309 #define CAN_TDH1R_DATA5 0x0000FF00U
2310 #define CAN_TDH1R_DATA6 0x00FF0000U
2311 #define CAN_TDH1R_DATA7 0xFF000000U
2313 /******************* Bit definition for CAN_TI2R register *******************/
2314 #define CAN_TI2R_TXRQ 0x00000001U
2315 #define CAN_TI2R_RTR 0x00000002U
2316 #define CAN_TI2R_IDE 0x00000004U
2317 #define CAN_TI2R_EXID 0x001FFFF8U
2318 #define CAN_TI2R_STID 0xFFE00000U
2320 /******************* Bit definition for CAN_TDT2R register ******************/
2321 #define CAN_TDT2R_DLC 0x0000000FU
2322 #define CAN_TDT2R_TGT 0x00000100U
2323 #define CAN_TDT2R_TIME 0xFFFF0000U
2325 /******************* Bit definition for CAN_TDL2R register ******************/
2326 #define CAN_TDL2R_DATA0 0x000000FFU
2327 #define CAN_TDL2R_DATA1 0x0000FF00U
2328 #define CAN_TDL2R_DATA2 0x00FF0000U
2329 #define CAN_TDL2R_DATA3 0xFF000000U
2331 /******************* Bit definition for CAN_TDH2R register ******************/
2332 #define CAN_TDH2R_DATA4 0x000000FFU
2333 #define CAN_TDH2R_DATA5 0x0000FF00U
2334 #define CAN_TDH2R_DATA6 0x00FF0000U
2335 #define CAN_TDH2R_DATA7 0xFF000000U
2337 /******************* Bit definition for CAN_RI0R register *******************/
2338 #define CAN_RI0R_RTR 0x00000002U
2339 #define CAN_RI0R_IDE 0x00000004U
2340 #define CAN_RI0R_EXID 0x001FFFF8U
2341 #define CAN_RI0R_STID 0xFFE00000U
2343 /******************* Bit definition for CAN_RDT0R register ******************/
2344 #define CAN_RDT0R_DLC 0x0000000FU
2345 #define CAN_RDT0R_FMI 0x0000FF00U
2346 #define CAN_RDT0R_TIME 0xFFFF0000U
2348 /******************* Bit definition for CAN_RDL0R register ******************/
2349 #define CAN_RDL0R_DATA0 0x000000FFU
2350 #define CAN_RDL0R_DATA1 0x0000FF00U
2351 #define CAN_RDL0R_DATA2 0x00FF0000U
2352 #define CAN_RDL0R_DATA3 0xFF000000U
2354 /******************* Bit definition for CAN_RDH0R register ******************/
2355 #define CAN_RDH0R_DATA4 0x000000FFU
2356 #define CAN_RDH0R_DATA5 0x0000FF00U
2357 #define CAN_RDH0R_DATA6 0x00FF0000U
2358 #define CAN_RDH0R_DATA7 0xFF000000U
2360 /******************* Bit definition for CAN_RI1R register *******************/
2361 #define CAN_RI1R_RTR 0x00000002U
2362 #define CAN_RI1R_IDE 0x00000004U
2363 #define CAN_RI1R_EXID 0x001FFFF8U
2364 #define CAN_RI1R_STID 0xFFE00000U
2366 /******************* Bit definition for CAN_RDT1R register ******************/
2367 #define CAN_RDT1R_DLC 0x0000000FU
2368 #define CAN_RDT1R_FMI 0x0000FF00U
2369 #define CAN_RDT1R_TIME 0xFFFF0000U
2371 /******************* Bit definition for CAN_RDL1R register ******************/
2372 #define CAN_RDL1R_DATA0 0x000000FFU
2373 #define CAN_RDL1R_DATA1 0x0000FF00U
2374 #define CAN_RDL1R_DATA2 0x00FF0000U
2375 #define CAN_RDL1R_DATA3 0xFF000000U
2377 /******************* Bit definition for CAN_RDH1R register ******************/
2378 #define CAN_RDH1R_DATA4 0x000000FFU
2379 #define CAN_RDH1R_DATA5 0x0000FF00U
2380 #define CAN_RDH1R_DATA6 0x00FF0000U
2381 #define CAN_RDH1R_DATA7 0xFF000000U
2384 /******************* Bit definition for CAN_FMR register ********************/
2385 #define CAN_FMR_FINIT ((uint8_t)0x01U)
2386 #define CAN_FMR_CAN2SB 0x00003F00U
2388 /******************* Bit definition for CAN_FM1R register *******************/
2389 #define CAN_FM1R_FBM 0x3FFFU
2390 #define CAN_FM1R_FBM0 0x0001U
2391 #define CAN_FM1R_FBM1 0x0002U
2392 #define CAN_FM1R_FBM2 0x0004U
2393 #define CAN_FM1R_FBM3 0x0008U
2394 #define CAN_FM1R_FBM4 0x0010U
2395 #define CAN_FM1R_FBM5 0x0020U
2396 #define CAN_FM1R_FBM6 0x0040U
2397 #define CAN_FM1R_FBM7 0x0080U
2398 #define CAN_FM1R_FBM8 0x0100U
2399 #define CAN_FM1R_FBM9 0x0200U
2400 #define CAN_FM1R_FBM10 0x0400U
2401 #define CAN_FM1R_FBM11 0x0800U
2402 #define CAN_FM1R_FBM12 0x1000U
2403 #define CAN_FM1R_FBM13 0x2000U
2405 /******************* Bit definition for CAN_FS1R register *******************/
2406 #define CAN_FS1R_FSC 0x00003FFFU
2407 #define CAN_FS1R_FSC0 0x00000001U
2408 #define CAN_FS1R_FSC1 0x00000002U
2409 #define CAN_FS1R_FSC2 0x00000004U
2410 #define CAN_FS1R_FSC3 0x00000008U
2411 #define CAN_FS1R_FSC4 0x00000010U
2412 #define CAN_FS1R_FSC5 0x00000020U
2413 #define CAN_FS1R_FSC6 0x00000040U
2414 #define CAN_FS1R_FSC7 0x00000080U
2415 #define CAN_FS1R_FSC8 0x00000100U
2416 #define CAN_FS1R_FSC9 0x00000200U
2417 #define CAN_FS1R_FSC10 0x00000400U
2418 #define CAN_FS1R_FSC11 0x00000800U
2419 #define CAN_FS1R_FSC12 0x00001000U
2420 #define CAN_FS1R_FSC13 0x00002000U
2422 /****************** Bit definition for CAN_FFA1R register *******************/
2423 #define CAN_FFA1R_FFA 0x00003FFFU
2424 #define CAN_FFA1R_FFA0 0x00000001U
2425 #define CAN_FFA1R_FFA1 0x00000002U
2426 #define CAN_FFA1R_FFA2 0x00000004U
2427 #define CAN_FFA1R_FFA3 0x00000008U
2428 #define CAN_FFA1R_FFA4 0x00000010U
2429 #define CAN_FFA1R_FFA5 0x00000020U
2430 #define CAN_FFA1R_FFA6 0x00000040U
2431 #define CAN_FFA1R_FFA7 0x00000080U
2432 #define CAN_FFA1R_FFA8 0x00000100U
2433 #define CAN_FFA1R_FFA9 0x00000200U
2434 #define CAN_FFA1R_FFA10 0x00000400U
2435 #define CAN_FFA1R_FFA11 0x00000800U
2436 #define CAN_FFA1R_FFA12 0x00001000U
2437 #define CAN_FFA1R_FFA13 0x00002000U
2439 /******************* Bit definition for CAN_FA1R register *******************/
2440 #define CAN_FA1R_FACT 0x00003FFFU
2441 #define CAN_FA1R_FACT0 0x00000001U
2442 #define CAN_FA1R_FACT1 0x00000002U
2443 #define CAN_FA1R_FACT2 0x00000004U
2444 #define CAN_FA1R_FACT3 0x00000008U
2445 #define CAN_FA1R_FACT4 0x00000010U
2446 #define CAN_FA1R_FACT5 0x00000020U
2447 #define CAN_FA1R_FACT6 0x00000040U
2448 #define CAN_FA1R_FACT7 0x00000080U
2449 #define CAN_FA1R_FACT8 0x00000100U
2450 #define CAN_FA1R_FACT9 0x00000200U
2451 #define CAN_FA1R_FACT10 0x00000400U
2452 #define CAN_FA1R_FACT11 0x00000800U
2453 #define CAN_FA1R_FACT12 0x00001000U
2454 #define CAN_FA1R_FACT13 0x00002000U
2456 /******************* Bit definition for CAN_F0R1 register *******************/
2457 #define CAN_F0R1_FB0 0x00000001U
2458 #define CAN_F0R1_FB1 0x00000002U
2459 #define CAN_F0R1_FB2 0x00000004U
2460 #define CAN_F0R1_FB3 0x00000008U
2461 #define CAN_F0R1_FB4 0x00000010U
2462 #define CAN_F0R1_FB5 0x00000020U
2463 #define CAN_F0R1_FB6 0x00000040U
2464 #define CAN_F0R1_FB7 0x00000080U
2465 #define CAN_F0R1_FB8 0x00000100U
2466 #define CAN_F0R1_FB9 0x00000200U
2467 #define CAN_F0R1_FB10 0x00000400U
2468 #define CAN_F0R1_FB11 0x00000800U
2469 #define CAN_F0R1_FB12 0x00001000U
2470 #define CAN_F0R1_FB13 0x00002000U
2471 #define CAN_F0R1_FB14 0x00004000U
2472 #define CAN_F0R1_FB15 0x00008000U
2473 #define CAN_F0R1_FB16 0x00010000U
2474 #define CAN_F0R1_FB17 0x00020000U
2475 #define CAN_F0R1_FB18 0x00040000U
2476 #define CAN_F0R1_FB19 0x00080000U
2477 #define CAN_F0R1_FB20 0x00100000U
2478 #define CAN_F0R1_FB21 0x00200000U
2479 #define CAN_F0R1_FB22 0x00400000U
2480 #define CAN_F0R1_FB23 0x00800000U
2481 #define CAN_F0R1_FB24 0x01000000U
2482 #define CAN_F0R1_FB25 0x02000000U
2483 #define CAN_F0R1_FB26 0x04000000U
2484 #define CAN_F0R1_FB27 0x08000000U
2485 #define CAN_F0R1_FB28 0x10000000U
2486 #define CAN_F0R1_FB29 0x20000000U
2487 #define CAN_F0R1_FB30 0x40000000U
2488 #define CAN_F0R1_FB31 0x80000000U
2490 /******************* Bit definition for CAN_F1R1 register *******************/
2491 #define CAN_F1R1_FB0 0x00000001U
2492 #define CAN_F1R1_FB1 0x00000002U
2493 #define CAN_F1R1_FB2 0x00000004U
2494 #define CAN_F1R1_FB3 0x00000008U
2495 #define CAN_F1R1_FB4 0x00000010U
2496 #define CAN_F1R1_FB5 0x00000020U
2497 #define CAN_F1R1_FB6 0x00000040U
2498 #define CAN_F1R1_FB7 0x00000080U
2499 #define CAN_F1R1_FB8 0x00000100U
2500 #define CAN_F1R1_FB9 0x00000200U
2501 #define CAN_F1R1_FB10 0x00000400U
2502 #define CAN_F1R1_FB11 0x00000800U
2503 #define CAN_F1R1_FB12 0x00001000U
2504 #define CAN_F1R1_FB13 0x00002000U
2505 #define CAN_F1R1_FB14 0x00004000U
2506 #define CAN_F1R1_FB15 0x00008000U
2507 #define CAN_F1R1_FB16 0x00010000U
2508 #define CAN_F1R1_FB17 0x00020000U
2509 #define CAN_F1R1_FB18 0x00040000U
2510 #define CAN_F1R1_FB19 0x00080000U
2511 #define CAN_F1R1_FB20 0x00100000U
2512 #define CAN_F1R1_FB21 0x00200000U
2513 #define CAN_F1R1_FB22 0x00400000U
2514 #define CAN_F1R1_FB23 0x00800000U
2515 #define CAN_F1R1_FB24 0x01000000U
2516 #define CAN_F1R1_FB25 0x02000000U
2517 #define CAN_F1R1_FB26 0x04000000U
2518 #define CAN_F1R1_FB27 0x08000000U
2519 #define CAN_F1R1_FB28 0x10000000U
2520 #define CAN_F1R1_FB29 0x20000000U
2521 #define CAN_F1R1_FB30 0x40000000U
2522 #define CAN_F1R1_FB31 0x80000000U
2524 /******************* Bit definition for CAN_F2R1 register *******************/
2525 #define CAN_F2R1_FB0 0x00000001U
2526 #define CAN_F2R1_FB1 0x00000002U
2527 #define CAN_F2R1_FB2 0x00000004U
2528 #define CAN_F2R1_FB3 0x00000008U
2529 #define CAN_F2R1_FB4 0x00000010U
2530 #define CAN_F2R1_FB5 0x00000020U
2531 #define CAN_F2R1_FB6 0x00000040U
2532 #define CAN_F2R1_FB7 0x00000080U
2533 #define CAN_F2R1_FB8 0x00000100U
2534 #define CAN_F2R1_FB9 0x00000200U
2535 #define CAN_F2R1_FB10 0x00000400U
2536 #define CAN_F2R1_FB11 0x00000800U
2537 #define CAN_F2R1_FB12 0x00001000U
2538 #define CAN_F2R1_FB13 0x00002000U
2539 #define CAN_F2R1_FB14 0x00004000U
2540 #define CAN_F2R1_FB15 0x00008000U
2541 #define CAN_F2R1_FB16 0x00010000U
2542 #define CAN_F2R1_FB17 0x00020000U
2543 #define CAN_F2R1_FB18 0x00040000U
2544 #define CAN_F2R1_FB19 0x00080000U
2545 #define CAN_F2R1_FB20 0x00100000U
2546 #define CAN_F2R1_FB21 0x00200000U
2547 #define CAN_F2R1_FB22 0x00400000U
2548 #define CAN_F2R1_FB23 0x00800000U
2549 #define CAN_F2R1_FB24 0x01000000U
2550 #define CAN_F2R1_FB25 0x02000000U
2551 #define CAN_F2R1_FB26 0x04000000U
2552 #define CAN_F2R1_FB27 0x08000000U
2553 #define CAN_F2R1_FB28 0x10000000U
2554 #define CAN_F2R1_FB29 0x20000000U
2555 #define CAN_F2R1_FB30 0x40000000U
2556 #define CAN_F2R1_FB31 0x80000000U
2558 /******************* Bit definition for CAN_F3R1 register *******************/
2559 #define CAN_F3R1_FB0 0x00000001U
2560 #define CAN_F3R1_FB1 0x00000002U
2561 #define CAN_F3R1_FB2 0x00000004U
2562 #define CAN_F3R1_FB3 0x00000008U
2563 #define CAN_F3R1_FB4 0x00000010U
2564 #define CAN_F3R1_FB5 0x00000020U
2565 #define CAN_F3R1_FB6 0x00000040U
2566 #define CAN_F3R1_FB7 0x00000080U
2567 #define CAN_F3R1_FB8 0x00000100U
2568 #define CAN_F3R1_FB9 0x00000200U
2569 #define CAN_F3R1_FB10 0x00000400U
2570 #define CAN_F3R1_FB11 0x00000800U
2571 #define CAN_F3R1_FB12 0x00001000U
2572 #define CAN_F3R1_FB13 0x00002000U
2573 #define CAN_F3R1_FB14 0x00004000U
2574 #define CAN_F3R1_FB15 0x00008000U
2575 #define CAN_F3R1_FB16 0x00010000U
2576 #define CAN_F3R1_FB17 0x00020000U
2577 #define CAN_F3R1_FB18 0x00040000U
2578 #define CAN_F3R1_FB19 0x00080000U
2579 #define CAN_F3R1_FB20 0x00100000U
2580 #define CAN_F3R1_FB21 0x00200000U
2581 #define CAN_F3R1_FB22 0x00400000U
2582 #define CAN_F3R1_FB23 0x00800000U
2583 #define CAN_F3R1_FB24 0x01000000U
2584 #define CAN_F3R1_FB25 0x02000000U
2585 #define CAN_F3R1_FB26 0x04000000U
2586 #define CAN_F3R1_FB27 0x08000000U
2587 #define CAN_F3R1_FB28 0x10000000U
2588 #define CAN_F3R1_FB29 0x20000000U
2589 #define CAN_F3R1_FB30 0x40000000U
2590 #define CAN_F3R1_FB31 0x80000000U
2592 /******************* Bit definition for CAN_F4R1 register *******************/
2593 #define CAN_F4R1_FB0 0x00000001U
2594 #define CAN_F4R1_FB1 0x00000002U
2595 #define CAN_F4R1_FB2 0x00000004U
2596 #define CAN_F4R1_FB3 0x00000008U
2597 #define CAN_F4R1_FB4 0x00000010U
2598 #define CAN_F4R1_FB5 0x00000020U
2599 #define CAN_F4R1_FB6 0x00000040U
2600 #define CAN_F4R1_FB7 0x00000080U
2601 #define CAN_F4R1_FB8 0x00000100U
2602 #define CAN_F4R1_FB9 0x00000200U
2603 #define CAN_F4R1_FB10 0x00000400U
2604 #define CAN_F4R1_FB11 0x00000800U
2605 #define CAN_F4R1_FB12 0x00001000U
2606 #define CAN_F4R1_FB13 0x00002000U
2607 #define CAN_F4R1_FB14 0x00004000U
2608 #define CAN_F4R1_FB15 0x00008000U
2609 #define CAN_F4R1_FB16 0x00010000U
2610 #define CAN_F4R1_FB17 0x00020000U
2611 #define CAN_F4R1_FB18 0x00040000U
2612 #define CAN_F4R1_FB19 0x00080000U
2613 #define CAN_F4R1_FB20 0x00100000U
2614 #define CAN_F4R1_FB21 0x00200000U
2615 #define CAN_F4R1_FB22 0x00400000U
2616 #define CAN_F4R1_FB23 0x00800000U
2617 #define CAN_F4R1_FB24 0x01000000U
2618 #define CAN_F4R1_FB25 0x02000000U
2619 #define CAN_F4R1_FB26 0x04000000U
2620 #define CAN_F4R1_FB27 0x08000000U
2621 #define CAN_F4R1_FB28 0x10000000U
2622 #define CAN_F4R1_FB29 0x20000000U
2623 #define CAN_F4R1_FB30 0x40000000U
2624 #define CAN_F4R1_FB31 0x80000000U
2626 /******************* Bit definition for CAN_F5R1 register *******************/
2627 #define CAN_F5R1_FB0 0x00000001U
2628 #define CAN_F5R1_FB1 0x00000002U
2629 #define CAN_F5R1_FB2 0x00000004U
2630 #define CAN_F5R1_FB3 0x00000008U
2631 #define CAN_F5R1_FB4 0x00000010U
2632 #define CAN_F5R1_FB5 0x00000020U
2633 #define CAN_F5R1_FB6 0x00000040U
2634 #define CAN_F5R1_FB7 0x00000080U
2635 #define CAN_F5R1_FB8 0x00000100U
2636 #define CAN_F5R1_FB9 0x00000200U
2637 #define CAN_F5R1_FB10 0x00000400U
2638 #define CAN_F5R1_FB11 0x00000800U
2639 #define CAN_F5R1_FB12 0x00001000U
2640 #define CAN_F5R1_FB13 0x00002000U
2641 #define CAN_F5R1_FB14 0x00004000U
2642 #define CAN_F5R1_FB15 0x00008000U
2643 #define CAN_F5R1_FB16 0x00010000U
2644 #define CAN_F5R1_FB17 0x00020000U
2645 #define CAN_F5R1_FB18 0x00040000U
2646 #define CAN_F5R1_FB19 0x00080000U
2647 #define CAN_F5R1_FB20 0x00100000U
2648 #define CAN_F5R1_FB21 0x00200000U
2649 #define CAN_F5R1_FB22 0x00400000U
2650 #define CAN_F5R1_FB23 0x00800000U
2651 #define CAN_F5R1_FB24 0x01000000U
2652 #define CAN_F5R1_FB25 0x02000000U
2653 #define CAN_F5R1_FB26 0x04000000U
2654 #define CAN_F5R1_FB27 0x08000000U
2655 #define CAN_F5R1_FB28 0x10000000U
2656 #define CAN_F5R1_FB29 0x20000000U
2657 #define CAN_F5R1_FB30 0x40000000U
2658 #define CAN_F5R1_FB31 0x80000000U
2660 /******************* Bit definition for CAN_F6R1 register *******************/
2661 #define CAN_F6R1_FB0 0x00000001U
2662 #define CAN_F6R1_FB1 0x00000002U
2663 #define CAN_F6R1_FB2 0x00000004U
2664 #define CAN_F6R1_FB3 0x00000008U
2665 #define CAN_F6R1_FB4 0x00000010U
2666 #define CAN_F6R1_FB5 0x00000020U
2667 #define CAN_F6R1_FB6 0x00000040U
2668 #define CAN_F6R1_FB7 0x00000080U
2669 #define CAN_F6R1_FB8 0x00000100U
2670 #define CAN_F6R1_FB9 0x00000200U
2671 #define CAN_F6R1_FB10 0x00000400U
2672 #define CAN_F6R1_FB11 0x00000800U
2673 #define CAN_F6R1_FB12 0x00001000U
2674 #define CAN_F6R1_FB13 0x00002000U
2675 #define CAN_F6R1_FB14 0x00004000U
2676 #define CAN_F6R1_FB15 0x00008000U
2677 #define CAN_F6R1_FB16 0x00010000U
2678 #define CAN_F6R1_FB17 0x00020000U
2679 #define CAN_F6R1_FB18 0x00040000U
2680 #define CAN_F6R1_FB19 0x00080000U
2681 #define CAN_F6R1_FB20 0x00100000U
2682 #define CAN_F6R1_FB21 0x00200000U
2683 #define CAN_F6R1_FB22 0x00400000U
2684 #define CAN_F6R1_FB23 0x00800000U
2685 #define CAN_F6R1_FB24 0x01000000U
2686 #define CAN_F6R1_FB25 0x02000000U
2687 #define CAN_F6R1_FB26 0x04000000U
2688 #define CAN_F6R1_FB27 0x08000000U
2689 #define CAN_F6R1_FB28 0x10000000U
2690 #define CAN_F6R1_FB29 0x20000000U
2691 #define CAN_F6R1_FB30 0x40000000U
2692 #define CAN_F6R1_FB31 0x80000000U
2694 /******************* Bit definition for CAN_F7R1 register *******************/
2695 #define CAN_F7R1_FB0 0x00000001U
2696 #define CAN_F7R1_FB1 0x00000002U
2697 #define CAN_F7R1_FB2 0x00000004U
2698 #define CAN_F7R1_FB3 0x00000008U
2699 #define CAN_F7R1_FB4 0x00000010U
2700 #define CAN_F7R1_FB5 0x00000020U
2701 #define CAN_F7R1_FB6 0x00000040U
2702 #define CAN_F7R1_FB7 0x00000080U
2703 #define CAN_F7R1_FB8 0x00000100U
2704 #define CAN_F7R1_FB9 0x00000200U
2705 #define CAN_F7R1_FB10 0x00000400U
2706 #define CAN_F7R1_FB11 0x00000800U
2707 #define CAN_F7R1_FB12 0x00001000U
2708 #define CAN_F7R1_FB13 0x00002000U
2709 #define CAN_F7R1_FB14 0x00004000U
2710 #define CAN_F7R1_FB15 0x00008000U
2711 #define CAN_F7R1_FB16 0x00010000U
2712 #define CAN_F7R1_FB17 0x00020000U
2713 #define CAN_F7R1_FB18 0x00040000U
2714 #define CAN_F7R1_FB19 0x00080000U
2715 #define CAN_F7R1_FB20 0x00100000U
2716 #define CAN_F7R1_FB21 0x00200000U
2717 #define CAN_F7R1_FB22 0x00400000U
2718 #define CAN_F7R1_FB23 0x00800000U
2719 #define CAN_F7R1_FB24 0x01000000U
2720 #define CAN_F7R1_FB25 0x02000000U
2721 #define CAN_F7R1_FB26 0x04000000U
2722 #define CAN_F7R1_FB27 0x08000000U
2723 #define CAN_F7R1_FB28 0x10000000U
2724 #define CAN_F7R1_FB29 0x20000000U
2725 #define CAN_F7R1_FB30 0x40000000U
2726 #define CAN_F7R1_FB31 0x80000000U
2728 /******************* Bit definition for CAN_F8R1 register *******************/
2729 #define CAN_F8R1_FB0 0x00000001U
2730 #define CAN_F8R1_FB1 0x00000002U
2731 #define CAN_F8R1_FB2 0x00000004U
2732 #define CAN_F8R1_FB3 0x00000008U
2733 #define CAN_F8R1_FB4 0x00000010U
2734 #define CAN_F8R1_FB5 0x00000020U
2735 #define CAN_F8R1_FB6 0x00000040U
2736 #define CAN_F8R1_FB7 0x00000080U
2737 #define CAN_F8R1_FB8 0x00000100U
2738 #define CAN_F8R1_FB9 0x00000200U
2739 #define CAN_F8R1_FB10 0x00000400U
2740 #define CAN_F8R1_FB11 0x00000800U
2741 #define CAN_F8R1_FB12 0x00001000U
2742 #define CAN_F8R1_FB13 0x00002000U
2743 #define CAN_F8R1_FB14 0x00004000U
2744 #define CAN_F8R1_FB15 0x00008000U
2745 #define CAN_F8R1_FB16 0x00010000U
2746 #define CAN_F8R1_FB17 0x00020000U
2747 #define CAN_F8R1_FB18 0x00040000U
2748 #define CAN_F8R1_FB19 0x00080000U
2749 #define CAN_F8R1_FB20 0x00100000U
2750 #define CAN_F8R1_FB21 0x00200000U
2751 #define CAN_F8R1_FB22 0x00400000U
2752 #define CAN_F8R1_FB23 0x00800000U
2753 #define CAN_F8R1_FB24 0x01000000U
2754 #define CAN_F8R1_FB25 0x02000000U
2755 #define CAN_F8R1_FB26 0x04000000U
2756 #define CAN_F8R1_FB27 0x08000000U
2757 #define CAN_F8R1_FB28 0x10000000U
2758 #define CAN_F8R1_FB29 0x20000000U
2759 #define CAN_F8R1_FB30 0x40000000U
2760 #define CAN_F8R1_FB31 0x80000000U
2762 /******************* Bit definition for CAN_F9R1 register *******************/
2763 #define CAN_F9R1_FB0 0x00000001U
2764 #define CAN_F9R1_FB1 0x00000002U
2765 #define CAN_F9R1_FB2 0x00000004U
2766 #define CAN_F9R1_FB3 0x00000008U
2767 #define CAN_F9R1_FB4 0x00000010U
2768 #define CAN_F9R1_FB5 0x00000020U
2769 #define CAN_F9R1_FB6 0x00000040U
2770 #define CAN_F9R1_FB7 0x00000080U
2771 #define CAN_F9R1_FB8 0x00000100U
2772 #define CAN_F9R1_FB9 0x00000200U
2773 #define CAN_F9R1_FB10 0x00000400U
2774 #define CAN_F9R1_FB11 0x00000800U
2775 #define CAN_F9R1_FB12 0x00001000U
2776 #define CAN_F9R1_FB13 0x00002000U
2777 #define CAN_F9R1_FB14 0x00004000U
2778 #define CAN_F9R1_FB15 0x00008000U
2779 #define CAN_F9R1_FB16 0x00010000U
2780 #define CAN_F9R1_FB17 0x00020000U
2781 #define CAN_F9R1_FB18 0x00040000U
2782 #define CAN_F9R1_FB19 0x00080000U
2783 #define CAN_F9R1_FB20 0x00100000U
2784 #define CAN_F9R1_FB21 0x00200000U
2785 #define CAN_F9R1_FB22 0x00400000U
2786 #define CAN_F9R1_FB23 0x00800000U
2787 #define CAN_F9R1_FB24 0x01000000U
2788 #define CAN_F9R1_FB25 0x02000000U
2789 #define CAN_F9R1_FB26 0x04000000U
2790 #define CAN_F9R1_FB27 0x08000000U
2791 #define CAN_F9R1_FB28 0x10000000U
2792 #define CAN_F9R1_FB29 0x20000000U
2793 #define CAN_F9R1_FB30 0x40000000U
2794 #define CAN_F9R1_FB31 0x80000000U
2796 /******************* Bit definition for CAN_F10R1 register ******************/
2797 #define CAN_F10R1_FB0 0x00000001U
2798 #define CAN_F10R1_FB1 0x00000002U
2799 #define CAN_F10R1_FB2 0x00000004U
2800 #define CAN_F10R1_FB3 0x00000008U
2801 #define CAN_F10R1_FB4 0x00000010U
2802 #define CAN_F10R1_FB5 0x00000020U
2803 #define CAN_F10R1_FB6 0x00000040U
2804 #define CAN_F10R1_FB7 0x00000080U
2805 #define CAN_F10R1_FB8 0x00000100U
2806 #define CAN_F10R1_FB9 0x00000200U
2807 #define CAN_F10R1_FB10 0x00000400U
2808 #define CAN_F10R1_FB11 0x00000800U
2809 #define CAN_F10R1_FB12 0x00001000U
2810 #define CAN_F10R1_FB13 0x00002000U
2811 #define CAN_F10R1_FB14 0x00004000U
2812 #define CAN_F10R1_FB15 0x00008000U
2813 #define CAN_F10R1_FB16 0x00010000U
2814 #define CAN_F10R1_FB17 0x00020000U
2815 #define CAN_F10R1_FB18 0x00040000U
2816 #define CAN_F10R1_FB19 0x00080000U
2817 #define CAN_F10R1_FB20 0x00100000U
2818 #define CAN_F10R1_FB21 0x00200000U
2819 #define CAN_F10R1_FB22 0x00400000U
2820 #define CAN_F10R1_FB23 0x00800000U
2821 #define CAN_F10R1_FB24 0x01000000U
2822 #define CAN_F10R1_FB25 0x02000000U
2823 #define CAN_F10R1_FB26 0x04000000U
2824 #define CAN_F10R1_FB27 0x08000000U
2825 #define CAN_F10R1_FB28 0x10000000U
2826 #define CAN_F10R1_FB29 0x20000000U
2827 #define CAN_F10R1_FB30 0x40000000U
2828 #define CAN_F10R1_FB31 0x80000000U
2830 /******************* Bit definition for CAN_F11R1 register ******************/
2831 #define CAN_F11R1_FB0 0x00000001U
2832 #define CAN_F11R1_FB1 0x00000002U
2833 #define CAN_F11R1_FB2 0x00000004U
2834 #define CAN_F11R1_FB3 0x00000008U
2835 #define CAN_F11R1_FB4 0x00000010U
2836 #define CAN_F11R1_FB5 0x00000020U
2837 #define CAN_F11R1_FB6 0x00000040U
2838 #define CAN_F11R1_FB7 0x00000080U
2839 #define CAN_F11R1_FB8 0x00000100U
2840 #define CAN_F11R1_FB9 0x00000200U
2841 #define CAN_F11R1_FB10 0x00000400U
2842 #define CAN_F11R1_FB11 0x00000800U
2843 #define CAN_F11R1_FB12 0x00001000U
2844 #define CAN_F11R1_FB13 0x00002000U
2845 #define CAN_F11R1_FB14 0x00004000U
2846 #define CAN_F11R1_FB15 0x00008000U
2847 #define CAN_F11R1_FB16 0x00010000U
2848 #define CAN_F11R1_FB17 0x00020000U
2849 #define CAN_F11R1_FB18 0x00040000U
2850 #define CAN_F11R1_FB19 0x00080000U
2851 #define CAN_F11R1_FB20 0x00100000U
2852 #define CAN_F11R1_FB21 0x00200000U
2853 #define CAN_F11R1_FB22 0x00400000U
2854 #define CAN_F11R1_FB23 0x00800000U
2855 #define CAN_F11R1_FB24 0x01000000U
2856 #define CAN_F11R1_FB25 0x02000000U
2857 #define CAN_F11R1_FB26 0x04000000U
2858 #define CAN_F11R1_FB27 0x08000000U
2859 #define CAN_F11R1_FB28 0x10000000U
2860 #define CAN_F11R1_FB29 0x20000000U
2861 #define CAN_F11R1_FB30 0x40000000U
2862 #define CAN_F11R1_FB31 0x80000000U
2864 /******************* Bit definition for CAN_F12R1 register ******************/
2865 #define CAN_F12R1_FB0 0x00000001U
2866 #define CAN_F12R1_FB1 0x00000002U
2867 #define CAN_F12R1_FB2 0x00000004U
2868 #define CAN_F12R1_FB3 0x00000008U
2869 #define CAN_F12R1_FB4 0x00000010U
2870 #define CAN_F12R1_FB5 0x00000020U
2871 #define CAN_F12R1_FB6 0x00000040U
2872 #define CAN_F12R1_FB7 0x00000080U
2873 #define CAN_F12R1_FB8 0x00000100U
2874 #define CAN_F12R1_FB9 0x00000200U
2875 #define CAN_F12R1_FB10 0x00000400U
2876 #define CAN_F12R1_FB11 0x00000800U
2877 #define CAN_F12R1_FB12 0x00001000U
2878 #define CAN_F12R1_FB13 0x00002000U
2879 #define CAN_F12R1_FB14 0x00004000U
2880 #define CAN_F12R1_FB15 0x00008000U
2881 #define CAN_F12R1_FB16 0x00010000U
2882 #define CAN_F12R1_FB17 0x00020000U
2883 #define CAN_F12R1_FB18 0x00040000U
2884 #define CAN_F12R1_FB19 0x00080000U
2885 #define CAN_F12R1_FB20 0x00100000U
2886 #define CAN_F12R1_FB21 0x00200000U
2887 #define CAN_F12R1_FB22 0x00400000U
2888 #define CAN_F12R1_FB23 0x00800000U
2889 #define CAN_F12R1_FB24 0x01000000U
2890 #define CAN_F12R1_FB25 0x02000000U
2891 #define CAN_F12R1_FB26 0x04000000U
2892 #define CAN_F12R1_FB27 0x08000000U
2893 #define CAN_F12R1_FB28 0x10000000U
2894 #define CAN_F12R1_FB29 0x20000000U
2895 #define CAN_F12R1_FB30 0x40000000U
2896 #define CAN_F12R1_FB31 0x80000000U
2898 /******************* Bit definition for CAN_F13R1 register ******************/
2899 #define CAN_F13R1_FB0 0x00000001U
2900 #define CAN_F13R1_FB1 0x00000002U
2901 #define CAN_F13R1_FB2 0x00000004U
2902 #define CAN_F13R1_FB3 0x00000008U
2903 #define CAN_F13R1_FB4 0x00000010U
2904 #define CAN_F13R1_FB5 0x00000020U
2905 #define CAN_F13R1_FB6 0x00000040U
2906 #define CAN_F13R1_FB7 0x00000080U
2907 #define CAN_F13R1_FB8 0x00000100U
2908 #define CAN_F13R1_FB9 0x00000200U
2909 #define CAN_F13R1_FB10 0x00000400U
2910 #define CAN_F13R1_FB11 0x00000800U
2911 #define CAN_F13R1_FB12 0x00001000U
2912 #define CAN_F13R1_FB13 0x00002000U
2913 #define CAN_F13R1_FB14 0x00004000U
2914 #define CAN_F13R1_FB15 0x00008000U
2915 #define CAN_F13R1_FB16 0x00010000U
2916 #define CAN_F13R1_FB17 0x00020000U
2917 #define CAN_F13R1_FB18 0x00040000U
2918 #define CAN_F13R1_FB19 0x00080000U
2919 #define CAN_F13R1_FB20 0x00100000U
2920 #define CAN_F13R1_FB21 0x00200000U
2921 #define CAN_F13R1_FB22 0x00400000U
2922 #define CAN_F13R1_FB23 0x00800000U
2923 #define CAN_F13R1_FB24 0x01000000U
2924 #define CAN_F13R1_FB25 0x02000000U
2925 #define CAN_F13R1_FB26 0x04000000U
2926 #define CAN_F13R1_FB27 0x08000000U
2927 #define CAN_F13R1_FB28 0x10000000U
2928 #define CAN_F13R1_FB29 0x20000000U
2929 #define CAN_F13R1_FB30 0x40000000U
2930 #define CAN_F13R1_FB31 0x80000000U
2932 /******************* Bit definition for CAN_F0R2 register *******************/
2933 #define CAN_F0R2_FB0 0x00000001U
2934 #define CAN_F0R2_FB1 0x00000002U
2935 #define CAN_F0R2_FB2 0x00000004U
2936 #define CAN_F0R2_FB3 0x00000008U
2937 #define CAN_F0R2_FB4 0x00000010U
2938 #define CAN_F0R2_FB5 0x00000020U
2939 #define CAN_F0R2_FB6 0x00000040U
2940 #define CAN_F0R2_FB7 0x00000080U
2941 #define CAN_F0R2_FB8 0x00000100U
2942 #define CAN_F0R2_FB9 0x00000200U
2943 #define CAN_F0R2_FB10 0x00000400U
2944 #define CAN_F0R2_FB11 0x00000800U
2945 #define CAN_F0R2_FB12 0x00001000U
2946 #define CAN_F0R2_FB13 0x00002000U
2947 #define CAN_F0R2_FB14 0x00004000U
2948 #define CAN_F0R2_FB15 0x00008000U
2949 #define CAN_F0R2_FB16 0x00010000U
2950 #define CAN_F0R2_FB17 0x00020000U
2951 #define CAN_F0R2_FB18 0x00040000U
2952 #define CAN_F0R2_FB19 0x00080000U
2953 #define CAN_F0R2_FB20 0x00100000U
2954 #define CAN_F0R2_FB21 0x00200000U
2955 #define CAN_F0R2_FB22 0x00400000U
2956 #define CAN_F0R2_FB23 0x00800000U
2957 #define CAN_F0R2_FB24 0x01000000U
2958 #define CAN_F0R2_FB25 0x02000000U
2959 #define CAN_F0R2_FB26 0x04000000U
2960 #define CAN_F0R2_FB27 0x08000000U
2961 #define CAN_F0R2_FB28 0x10000000U
2962 #define CAN_F0R2_FB29 0x20000000U
2963 #define CAN_F0R2_FB30 0x40000000U
2964 #define CAN_F0R2_FB31 0x80000000U
2966 /******************* Bit definition for CAN_F1R2 register *******************/
2967 #define CAN_F1R2_FB0 0x00000001U
2968 #define CAN_F1R2_FB1 0x00000002U
2969 #define CAN_F1R2_FB2 0x00000004U
2970 #define CAN_F1R2_FB3 0x00000008U
2971 #define CAN_F1R2_FB4 0x00000010U
2972 #define CAN_F1R2_FB5 0x00000020U
2973 #define CAN_F1R2_FB6 0x00000040U
2974 #define CAN_F1R2_FB7 0x00000080U
2975 #define CAN_F1R2_FB8 0x00000100U
2976 #define CAN_F1R2_FB9 0x00000200U
2977 #define CAN_F1R2_FB10 0x00000400U
2978 #define CAN_F1R2_FB11 0x00000800U
2979 #define CAN_F1R2_FB12 0x00001000U
2980 #define CAN_F1R2_FB13 0x00002000U
2981 #define CAN_F1R2_FB14 0x00004000U
2982 #define CAN_F1R2_FB15 0x00008000U
2983 #define CAN_F1R2_FB16 0x00010000U
2984 #define CAN_F1R2_FB17 0x00020000U
2985 #define CAN_F1R2_FB18 0x00040000U
2986 #define CAN_F1R2_FB19 0x00080000U
2987 #define CAN_F1R2_FB20 0x00100000U
2988 #define CAN_F1R2_FB21 0x00200000U
2989 #define CAN_F1R2_FB22 0x00400000U
2990 #define CAN_F1R2_FB23 0x00800000U
2991 #define CAN_F1R2_FB24 0x01000000U
2992 #define CAN_F1R2_FB25 0x02000000U
2993 #define CAN_F1R2_FB26 0x04000000U
2994 #define CAN_F1R2_FB27 0x08000000U
2995 #define CAN_F1R2_FB28 0x10000000U
2996 #define CAN_F1R2_FB29 0x20000000U
2997 #define CAN_F1R2_FB30 0x40000000U
2998 #define CAN_F1R2_FB31 0x80000000U
3000 /******************* Bit definition for CAN_F2R2 register *******************/
3001 #define CAN_F2R2_FB0 0x00000001U
3002 #define CAN_F2R2_FB1 0x00000002U
3003 #define CAN_F2R2_FB2 0x00000004U
3004 #define CAN_F2R2_FB3 0x00000008U
3005 #define CAN_F2R2_FB4 0x00000010U
3006 #define CAN_F2R2_FB5 0x00000020U
3007 #define CAN_F2R2_FB6 0x00000040U
3008 #define CAN_F2R2_FB7 0x00000080U
3009 #define CAN_F2R2_FB8 0x00000100U
3010 #define CAN_F2R2_FB9 0x00000200U
3011 #define CAN_F2R2_FB10 0x00000400U
3012 #define CAN_F2R2_FB11 0x00000800U
3013 #define CAN_F2R2_FB12 0x00001000U
3014 #define CAN_F2R2_FB13 0x00002000U
3015 #define CAN_F2R2_FB14 0x00004000U
3016 #define CAN_F2R2_FB15 0x00008000U
3017 #define CAN_F2R2_FB16 0x00010000U
3018 #define CAN_F2R2_FB17 0x00020000U
3019 #define CAN_F2R2_FB18 0x00040000U
3020 #define CAN_F2R2_FB19 0x00080000U
3021 #define CAN_F2R2_FB20 0x00100000U
3022 #define CAN_F2R2_FB21 0x00200000U
3023 #define CAN_F2R2_FB22 0x00400000U
3024 #define CAN_F2R2_FB23 0x00800000U
3025 #define CAN_F2R2_FB24 0x01000000U
3026 #define CAN_F2R2_FB25 0x02000000U
3027 #define CAN_F2R2_FB26 0x04000000U
3028 #define CAN_F2R2_FB27 0x08000000U
3029 #define CAN_F2R2_FB28 0x10000000U
3030 #define CAN_F2R2_FB29 0x20000000U
3031 #define CAN_F2R2_FB30 0x40000000U
3032 #define CAN_F2R2_FB31 0x80000000U
3034 /******************* Bit definition for CAN_F3R2 register *******************/
3035 #define CAN_F3R2_FB0 0x00000001U
3036 #define CAN_F3R2_FB1 0x00000002U
3037 #define CAN_F3R2_FB2 0x00000004U
3038 #define CAN_F3R2_FB3 0x00000008U
3039 #define CAN_F3R2_FB4 0x00000010U
3040 #define CAN_F3R2_FB5 0x00000020U
3041 #define CAN_F3R2_FB6 0x00000040U
3042 #define CAN_F3R2_FB7 0x00000080U
3043 #define CAN_F3R2_FB8 0x00000100U
3044 #define CAN_F3R2_FB9 0x00000200U
3045 #define CAN_F3R2_FB10 0x00000400U
3046 #define CAN_F3R2_FB11 0x00000800U
3047 #define CAN_F3R2_FB12 0x00001000U
3048 #define CAN_F3R2_FB13 0x00002000U
3049 #define CAN_F3R2_FB14 0x00004000U
3050 #define CAN_F3R2_FB15 0x00008000U
3051 #define CAN_F3R2_FB16 0x00010000U
3052 #define CAN_F3R2_FB17 0x00020000U
3053 #define CAN_F3R2_FB18 0x00040000U
3054 #define CAN_F3R2_FB19 0x00080000U
3055 #define CAN_F3R2_FB20 0x00100000U
3056 #define CAN_F3R2_FB21 0x00200000U
3057 #define CAN_F3R2_FB22 0x00400000U
3058 #define CAN_F3R2_FB23 0x00800000U
3059 #define CAN_F3R2_FB24 0x01000000U
3060 #define CAN_F3R2_FB25 0x02000000U
3061 #define CAN_F3R2_FB26 0x04000000U
3062 #define CAN_F3R2_FB27 0x08000000U
3063 #define CAN_F3R2_FB28 0x10000000U
3064 #define CAN_F3R2_FB29 0x20000000U
3065 #define CAN_F3R2_FB30 0x40000000U
3066 #define CAN_F3R2_FB31 0x80000000U
3068 /******************* Bit definition for CAN_F4R2 register *******************/
3069 #define CAN_F4R2_FB0 0x00000001U
3070 #define CAN_F4R2_FB1 0x00000002U
3071 #define CAN_F4R2_FB2 0x00000004U
3072 #define CAN_F4R2_FB3 0x00000008U
3073 #define CAN_F4R2_FB4 0x00000010U
3074 #define CAN_F4R2_FB5 0x00000020U
3075 #define CAN_F4R2_FB6 0x00000040U
3076 #define CAN_F4R2_FB7 0x00000080U
3077 #define CAN_F4R2_FB8 0x00000100U
3078 #define CAN_F4R2_FB9 0x00000200U
3079 #define CAN_F4R2_FB10 0x00000400U
3080 #define CAN_F4R2_FB11 0x00000800U
3081 #define CAN_F4R2_FB12 0x00001000U
3082 #define CAN_F4R2_FB13 0x00002000U
3083 #define CAN_F4R2_FB14 0x00004000U
3084 #define CAN_F4R2_FB15 0x00008000U
3085 #define CAN_F4R2_FB16 0x00010000U
3086 #define CAN_F4R2_FB17 0x00020000U
3087 #define CAN_F4R2_FB18 0x00040000U
3088 #define CAN_F4R2_FB19 0x00080000U
3089 #define CAN_F4R2_FB20 0x00100000U
3090 #define CAN_F4R2_FB21 0x00200000U
3091 #define CAN_F4R2_FB22 0x00400000U
3092 #define CAN_F4R2_FB23 0x00800000U
3093 #define CAN_F4R2_FB24 0x01000000U
3094 #define CAN_F4R2_FB25 0x02000000U
3095 #define CAN_F4R2_FB26 0x04000000U
3096 #define CAN_F4R2_FB27 0x08000000U
3097 #define CAN_F4R2_FB28 0x10000000U
3098 #define CAN_F4R2_FB29 0x20000000U
3099 #define CAN_F4R2_FB30 0x40000000U
3100 #define CAN_F4R2_FB31 0x80000000U
3102 /******************* Bit definition for CAN_F5R2 register *******************/
3103 #define CAN_F5R2_FB0 0x00000001U
3104 #define CAN_F5R2_FB1 0x00000002U
3105 #define CAN_F5R2_FB2 0x00000004U
3106 #define CAN_F5R2_FB3 0x00000008U
3107 #define CAN_F5R2_FB4 0x00000010U
3108 #define CAN_F5R2_FB5 0x00000020U
3109 #define CAN_F5R2_FB6 0x00000040U
3110 #define CAN_F5R2_FB7 0x00000080U
3111 #define CAN_F5R2_FB8 0x00000100U
3112 #define CAN_F5R2_FB9 0x00000200U
3113 #define CAN_F5R2_FB10 0x00000400U
3114 #define CAN_F5R2_FB11 0x00000800U
3115 #define CAN_F5R2_FB12 0x00001000U
3116 #define CAN_F5R2_FB13 0x00002000U
3117 #define CAN_F5R2_FB14 0x00004000U
3118 #define CAN_F5R2_FB15 0x00008000U
3119 #define CAN_F5R2_FB16 0x00010000U
3120 #define CAN_F5R2_FB17 0x00020000U
3121 #define CAN_F5R2_FB18 0x00040000U
3122 #define CAN_F5R2_FB19 0x00080000U
3123 #define CAN_F5R2_FB20 0x00100000U
3124 #define CAN_F5R2_FB21 0x00200000U
3125 #define CAN_F5R2_FB22 0x00400000U
3126 #define CAN_F5R2_FB23 0x00800000U
3127 #define CAN_F5R2_FB24 0x01000000U
3128 #define CAN_F5R2_FB25 0x02000000U
3129 #define CAN_F5R2_FB26 0x04000000U
3130 #define CAN_F5R2_FB27 0x08000000U
3131 #define CAN_F5R2_FB28 0x10000000U
3132 #define CAN_F5R2_FB29 0x20000000U
3133 #define CAN_F5R2_FB30 0x40000000U
3134 #define CAN_F5R2_FB31 0x80000000U
3136 /******************* Bit definition for CAN_F6R2 register *******************/
3137 #define CAN_F6R2_FB0 0x00000001U
3138 #define CAN_F6R2_FB1 0x00000002U
3139 #define CAN_F6R2_FB2 0x00000004U
3140 #define CAN_F6R2_FB3 0x00000008U
3141 #define CAN_F6R2_FB4 0x00000010U
3142 #define CAN_F6R2_FB5 0x00000020U
3143 #define CAN_F6R2_FB6 0x00000040U
3144 #define CAN_F6R2_FB7 0x00000080U
3145 #define CAN_F6R2_FB8 0x00000100U
3146 #define CAN_F6R2_FB9 0x00000200U
3147 #define CAN_F6R2_FB10 0x00000400U
3148 #define CAN_F6R2_FB11 0x00000800U
3149 #define CAN_F6R2_FB12 0x00001000U
3150 #define CAN_F6R2_FB13 0x00002000U
3151 #define CAN_F6R2_FB14 0x00004000U
3152 #define CAN_F6R2_FB15 0x00008000U
3153 #define CAN_F6R2_FB16 0x00010000U
3154 #define CAN_F6R2_FB17 0x00020000U
3155 #define CAN_F6R2_FB18 0x00040000U
3156 #define CAN_F6R2_FB19 0x00080000U
3157 #define CAN_F6R2_FB20 0x00100000U
3158 #define CAN_F6R2_FB21 0x00200000U
3159 #define CAN_F6R2_FB22 0x00400000U
3160 #define CAN_F6R2_FB23 0x00800000U
3161 #define CAN_F6R2_FB24 0x01000000U
3162 #define CAN_F6R2_FB25 0x02000000U
3163 #define CAN_F6R2_FB26 0x04000000U
3164 #define CAN_F6R2_FB27 0x08000000U
3165 #define CAN_F6R2_FB28 0x10000000U
3166 #define CAN_F6R2_FB29 0x20000000U
3167 #define CAN_F6R2_FB30 0x40000000U
3168 #define CAN_F6R2_FB31 0x80000000U
3170 /******************* Bit definition for CAN_F7R2 register *******************/
3171 #define CAN_F7R2_FB0 0x00000001U
3172 #define CAN_F7R2_FB1 0x00000002U
3173 #define CAN_F7R2_FB2 0x00000004U
3174 #define CAN_F7R2_FB3 0x00000008U
3175 #define CAN_F7R2_FB4 0x00000010U
3176 #define CAN_F7R2_FB5 0x00000020U
3177 #define CAN_F7R2_FB6 0x00000040U
3178 #define CAN_F7R2_FB7 0x00000080U
3179 #define CAN_F7R2_FB8 0x00000100U
3180 #define CAN_F7R2_FB9 0x00000200U
3181 #define CAN_F7R2_FB10 0x00000400U
3182 #define CAN_F7R2_FB11 0x00000800U
3183 #define CAN_F7R2_FB12 0x00001000U
3184 #define CAN_F7R2_FB13 0x00002000U
3185 #define CAN_F7R2_FB14 0x00004000U
3186 #define CAN_F7R2_FB15 0x00008000U
3187 #define CAN_F7R2_FB16 0x00010000U
3188 #define CAN_F7R2_FB17 0x00020000U
3189 #define CAN_F7R2_FB18 0x00040000U
3190 #define CAN_F7R2_FB19 0x00080000U
3191 #define CAN_F7R2_FB20 0x00100000U
3192 #define CAN_F7R2_FB21 0x00200000U
3193 #define CAN_F7R2_FB22 0x00400000U
3194 #define CAN_F7R2_FB23 0x00800000U
3195 #define CAN_F7R2_FB24 0x01000000U
3196 #define CAN_F7R2_FB25 0x02000000U
3197 #define CAN_F7R2_FB26 0x04000000U
3198 #define CAN_F7R2_FB27 0x08000000U
3199 #define CAN_F7R2_FB28 0x10000000U
3200 #define CAN_F7R2_FB29 0x20000000U
3201 #define CAN_F7R2_FB30 0x40000000U
3202 #define CAN_F7R2_FB31 0x80000000U
3204 /******************* Bit definition for CAN_F8R2 register *******************/
3205 #define CAN_F8R2_FB0 0x00000001U
3206 #define CAN_F8R2_FB1 0x00000002U
3207 #define CAN_F8R2_FB2 0x00000004U
3208 #define CAN_F8R2_FB3 0x00000008U
3209 #define CAN_F8R2_FB4 0x00000010U
3210 #define CAN_F8R2_FB5 0x00000020U
3211 #define CAN_F8R2_FB6 0x00000040U
3212 #define CAN_F8R2_FB7 0x00000080U
3213 #define CAN_F8R2_FB8 0x00000100U
3214 #define CAN_F8R2_FB9 0x00000200U
3215 #define CAN_F8R2_FB10 0x00000400U
3216 #define CAN_F8R2_FB11 0x00000800U
3217 #define CAN_F8R2_FB12 0x00001000U
3218 #define CAN_F8R2_FB13 0x00002000U
3219 #define CAN_F8R2_FB14 0x00004000U
3220 #define CAN_F8R2_FB15 0x00008000U
3221 #define CAN_F8R2_FB16 0x00010000U
3222 #define CAN_F8R2_FB17 0x00020000U
3223 #define CAN_F8R2_FB18 0x00040000U
3224 #define CAN_F8R2_FB19 0x00080000U
3225 #define CAN_F8R2_FB20 0x00100000U
3226 #define CAN_F8R2_FB21 0x00200000U
3227 #define CAN_F8R2_FB22 0x00400000U
3228 #define CAN_F8R2_FB23 0x00800000U
3229 #define CAN_F8R2_FB24 0x01000000U
3230 #define CAN_F8R2_FB25 0x02000000U
3231 #define CAN_F8R2_FB26 0x04000000U
3232 #define CAN_F8R2_FB27 0x08000000U
3233 #define CAN_F8R2_FB28 0x10000000U
3234 #define CAN_F8R2_FB29 0x20000000U
3235 #define CAN_F8R2_FB30 0x40000000U
3236 #define CAN_F8R2_FB31 0x80000000U
3238 /******************* Bit definition for CAN_F9R2 register *******************/
3239 #define CAN_F9R2_FB0 0x00000001U
3240 #define CAN_F9R2_FB1 0x00000002U
3241 #define CAN_F9R2_FB2 0x00000004U
3242 #define CAN_F9R2_FB3 0x00000008U
3243 #define CAN_F9R2_FB4 0x00000010U
3244 #define CAN_F9R2_FB5 0x00000020U
3245 #define CAN_F9R2_FB6 0x00000040U
3246 #define CAN_F9R2_FB7 0x00000080U
3247 #define CAN_F9R2_FB8 0x00000100U
3248 #define CAN_F9R2_FB9 0x00000200U
3249 #define CAN_F9R2_FB10 0x00000400U
3250 #define CAN_F9R2_FB11 0x00000800U
3251 #define CAN_F9R2_FB12 0x00001000U
3252 #define CAN_F9R2_FB13 0x00002000U
3253 #define CAN_F9R2_FB14 0x00004000U
3254 #define CAN_F9R2_FB15 0x00008000U
3255 #define CAN_F9R2_FB16 0x00010000U
3256 #define CAN_F9R2_FB17 0x00020000U
3257 #define CAN_F9R2_FB18 0x00040000U
3258 #define CAN_F9R2_FB19 0x00080000U
3259 #define CAN_F9R2_FB20 0x00100000U
3260 #define CAN_F9R2_FB21 0x00200000U
3261 #define CAN_F9R2_FB22 0x00400000U
3262 #define CAN_F9R2_FB23 0x00800000U
3263 #define CAN_F9R2_FB24 0x01000000U
3264 #define CAN_F9R2_FB25 0x02000000U
3265 #define CAN_F9R2_FB26 0x04000000U
3266 #define CAN_F9R2_FB27 0x08000000U
3267 #define CAN_F9R2_FB28 0x10000000U
3268 #define CAN_F9R2_FB29 0x20000000U
3269 #define CAN_F9R2_FB30 0x40000000U
3270 #define CAN_F9R2_FB31 0x80000000U
3272 /******************* Bit definition for CAN_F10R2 register ******************/
3273 #define CAN_F10R2_FB0 0x00000001U
3274 #define CAN_F10R2_FB1 0x00000002U
3275 #define CAN_F10R2_FB2 0x00000004U
3276 #define CAN_F10R2_FB3 0x00000008U
3277 #define CAN_F10R2_FB4 0x00000010U
3278 #define CAN_F10R2_FB5 0x00000020U
3279 #define CAN_F10R2_FB6 0x00000040U
3280 #define CAN_F10R2_FB7 0x00000080U
3281 #define CAN_F10R2_FB8 0x00000100U
3282 #define CAN_F10R2_FB9 0x00000200U
3283 #define CAN_F10R2_FB10 0x00000400U
3284 #define CAN_F10R2_FB11 0x00000800U
3285 #define CAN_F10R2_FB12 0x00001000U
3286 #define CAN_F10R2_FB13 0x00002000U
3287 #define CAN_F10R2_FB14 0x00004000U
3288 #define CAN_F10R2_FB15 0x00008000U
3289 #define CAN_F10R2_FB16 0x00010000U
3290 #define CAN_F10R2_FB17 0x00020000U
3291 #define CAN_F10R2_FB18 0x00040000U
3292 #define CAN_F10R2_FB19 0x00080000U
3293 #define CAN_F10R2_FB20 0x00100000U
3294 #define CAN_F10R2_FB21 0x00200000U
3295 #define CAN_F10R2_FB22 0x00400000U
3296 #define CAN_F10R2_FB23 0x00800000U
3297 #define CAN_F10R2_FB24 0x01000000U
3298 #define CAN_F10R2_FB25 0x02000000U
3299 #define CAN_F10R2_FB26 0x04000000U
3300 #define CAN_F10R2_FB27 0x08000000U
3301 #define CAN_F10R2_FB28 0x10000000U
3302 #define CAN_F10R2_FB29 0x20000000U
3303 #define CAN_F10R2_FB30 0x40000000U
3304 #define CAN_F10R2_FB31 0x80000000U
3306 /******************* Bit definition for CAN_F11R2 register ******************/
3307 #define CAN_F11R2_FB0 0x00000001U
3308 #define CAN_F11R2_FB1 0x00000002U
3309 #define CAN_F11R2_FB2 0x00000004U
3310 #define CAN_F11R2_FB3 0x00000008U
3311 #define CAN_F11R2_FB4 0x00000010U
3312 #define CAN_F11R2_FB5 0x00000020U
3313 #define CAN_F11R2_FB6 0x00000040U
3314 #define CAN_F11R2_FB7 0x00000080U
3315 #define CAN_F11R2_FB8 0x00000100U
3316 #define CAN_F11R2_FB9 0x00000200U
3317 #define CAN_F11R2_FB10 0x00000400U
3318 #define CAN_F11R2_FB11 0x00000800U
3319 #define CAN_F11R2_FB12 0x00001000U
3320 #define CAN_F11R2_FB13 0x00002000U
3321 #define CAN_F11R2_FB14 0x00004000U
3322 #define CAN_F11R2_FB15 0x00008000U
3323 #define CAN_F11R2_FB16 0x00010000U
3324 #define CAN_F11R2_FB17 0x00020000U
3325 #define CAN_F11R2_FB18 0x00040000U
3326 #define CAN_F11R2_FB19 0x00080000U
3327 #define CAN_F11R2_FB20 0x00100000U
3328 #define CAN_F11R2_FB21 0x00200000U
3329 #define CAN_F11R2_FB22 0x00400000U
3330 #define CAN_F11R2_FB23 0x00800000U
3331 #define CAN_F11R2_FB24 0x01000000U
3332 #define CAN_F11R2_FB25 0x02000000U
3333 #define CAN_F11R2_FB26 0x04000000U
3334 #define CAN_F11R2_FB27 0x08000000U
3335 #define CAN_F11R2_FB28 0x10000000U
3336 #define CAN_F11R2_FB29 0x20000000U
3337 #define CAN_F11R2_FB30 0x40000000U
3338 #define CAN_F11R2_FB31 0x80000000U
3340 /******************* Bit definition for CAN_F12R2 register ******************/
3341 #define CAN_F12R2_FB0 0x00000001U
3342 #define CAN_F12R2_FB1 0x00000002U
3343 #define CAN_F12R2_FB2 0x00000004U
3344 #define CAN_F12R2_FB3 0x00000008U
3345 #define CAN_F12R2_FB4 0x00000010U
3346 #define CAN_F12R2_FB5 0x00000020U
3347 #define CAN_F12R2_FB6 0x00000040U
3348 #define CAN_F12R2_FB7 0x00000080U
3349 #define CAN_F12R2_FB8 0x00000100U
3350 #define CAN_F12R2_FB9 0x00000200U
3351 #define CAN_F12R2_FB10 0x00000400U
3352 #define CAN_F12R2_FB11 0x00000800U
3353 #define CAN_F12R2_FB12 0x00001000U
3354 #define CAN_F12R2_FB13 0x00002000U
3355 #define CAN_F12R2_FB14 0x00004000U
3356 #define CAN_F12R2_FB15 0x00008000U
3357 #define CAN_F12R2_FB16 0x00010000U
3358 #define CAN_F12R2_FB17 0x00020000U
3359 #define CAN_F12R2_FB18 0x00040000U
3360 #define CAN_F12R2_FB19 0x00080000U
3361 #define CAN_F12R2_FB20 0x00100000U
3362 #define CAN_F12R2_FB21 0x00200000U
3363 #define CAN_F12R2_FB22 0x00400000U
3364 #define CAN_F12R2_FB23 0x00800000U
3365 #define CAN_F12R2_FB24 0x01000000U
3366 #define CAN_F12R2_FB25 0x02000000U
3367 #define CAN_F12R2_FB26 0x04000000U
3368 #define CAN_F12R2_FB27 0x08000000U
3369 #define CAN_F12R2_FB28 0x10000000U
3370 #define CAN_F12R2_FB29 0x20000000U
3371 #define CAN_F12R2_FB30 0x40000000U
3372 #define CAN_F12R2_FB31 0x80000000U
3374 /******************* Bit definition for CAN_F13R2 register ******************/
3375 #define CAN_F13R2_FB0 0x00000001U
3376 #define CAN_F13R2_FB1 0x00000002U
3377 #define CAN_F13R2_FB2 0x00000004U
3378 #define CAN_F13R2_FB3 0x00000008U
3379 #define CAN_F13R2_FB4 0x00000010U
3380 #define CAN_F13R2_FB5 0x00000020U
3381 #define CAN_F13R2_FB6 0x00000040U
3382 #define CAN_F13R2_FB7 0x00000080U
3383 #define CAN_F13R2_FB8 0x00000100U
3384 #define CAN_F13R2_FB9 0x00000200U
3385 #define CAN_F13R2_FB10 0x00000400U
3386 #define CAN_F13R2_FB11 0x00000800U
3387 #define CAN_F13R2_FB12 0x00001000U
3388 #define CAN_F13R2_FB13 0x00002000U
3389 #define CAN_F13R2_FB14 0x00004000U
3390 #define CAN_F13R2_FB15 0x00008000U
3391 #define CAN_F13R2_FB16 0x00010000U
3392 #define CAN_F13R2_FB17 0x00020000U
3393 #define CAN_F13R2_FB18 0x00040000U
3394 #define CAN_F13R2_FB19 0x00080000U
3395 #define CAN_F13R2_FB20 0x00100000U
3396 #define CAN_F13R2_FB21 0x00200000U
3397 #define CAN_F13R2_FB22 0x00400000U
3398 #define CAN_F13R2_FB23 0x00800000U
3399 #define CAN_F13R2_FB24 0x01000000U
3400 #define CAN_F13R2_FB25 0x02000000U
3401 #define CAN_F13R2_FB26 0x04000000U
3402 #define CAN_F13R2_FB27 0x08000000U
3403 #define CAN_F13R2_FB28 0x10000000U
3404 #define CAN_F13R2_FB29 0x20000000U
3405 #define CAN_F13R2_FB30 0x40000000U
3406 #define CAN_F13R2_FB31 0x80000000U
3408 /******************************************************************************/
3409 /* */
3410 /* HDMI-CEC (CEC) */
3411 /* */
3412 /******************************************************************************/
3413 
3414 /******************* Bit definition for CEC_CR register *********************/
3415 #define CEC_CR_CECEN 0x00000001U
3416 #define CEC_CR_TXSOM 0x00000002U
3417 #define CEC_CR_TXEOM 0x00000004U
3419 /******************* Bit definition for CEC_CFGR register *******************/
3420 #define CEC_CFGR_SFT 0x00000007U
3421 #define CEC_CFGR_RXTOL 0x00000008U
3422 #define CEC_CFGR_BRESTP 0x00000010U
3423 #define CEC_CFGR_BREGEN 0x00000020U
3424 #define CEC_CFGR_LBPEGEN 0x00000040U
3425 #define CEC_CFGR_BRDNOGEN 0x00000080U
3426 #define CEC_CFGR_SFTOPT 0x00000100U
3427 #define CEC_CFGR_OAR 0x7FFF0000U
3428 #define CEC_CFGR_LSTN 0x80000000U
3430 /******************* Bit definition for CEC_TXDR register *******************/
3431 #define CEC_TXDR_TXD 0x000000FFU
3433 /******************* Bit definition for CEC_RXDR register *******************/
3434 #define CEC_TXDR_RXD 0x000000FFU
3436 /******************* Bit definition for CEC_ISR register ********************/
3437 #define CEC_ISR_RXBR 0x00000001U
3438 #define CEC_ISR_RXEND 0x00000002U
3439 #define CEC_ISR_RXOVR 0x00000004U
3440 #define CEC_ISR_BRE 0x00000008U
3441 #define CEC_ISR_SBPE 0x00000010U
3442 #define CEC_ISR_LBPE 0x00000020U
3443 #define CEC_ISR_RXACKE 0x00000040U
3444 #define CEC_ISR_ARBLST 0x00000080U
3445 #define CEC_ISR_TXBR 0x00000100U
3446 #define CEC_ISR_TXEND 0x00000200U
3447 #define CEC_ISR_TXUDR 0x00000400U
3448 #define CEC_ISR_TXERR 0x00000800U
3449 #define CEC_ISR_TXACKE 0x00001000U
3451 /******************* Bit definition for CEC_IER register ********************/
3452 #define CEC_IER_RXBRIE 0x00000001U
3453 #define CEC_IER_RXENDIE 0x00000002U
3454 #define CEC_IER_RXOVRIE 0x00000004U
3455 #define CEC_IER_BREIE 0x00000008U
3456 #define CEC_IER_SBPEIE 0x00000010U
3457 #define CEC_IER_LBPEIE 0x00000020U
3458 #define CEC_IER_RXACKEIE 0x00000040U
3459 #define CEC_IER_ARBLSTIE 0x00000080U
3460 #define CEC_IER_TXBRIE 0x00000100U
3461 #define CEC_IER_TXENDIE 0x00000200U
3462 #define CEC_IER_TXUDRIE 0x00000400U
3463 #define CEC_IER_TXERRIE 0x00000800U
3464 #define CEC_IER_TXACKEIE 0x00001000U
3466 /******************************************************************************/
3467 /* */
3468 /* CRC calculation unit */
3469 /* */
3470 /******************************************************************************/
3471 /******************* Bit definition for CRC_DR register *********************/
3472 #define CRC_DR_DR 0xFFFFFFFFU
3474 /******************* Bit definition for CRC_IDR register ********************/
3475 #define CRC_IDR_IDR 0x000000FFU
3477 /******************** Bit definition for CRC_CR register ********************/
3478 #define CRC_CR_RESET 0x00000001U
3479 #define CRC_CR_POLYSIZE 0x00000018U
3480 #define CRC_CR_POLYSIZE_0 0x00000008U
3481 #define CRC_CR_POLYSIZE_1 0x00000010U
3482 #define CRC_CR_REV_IN 0x00000060U
3483 #define CRC_CR_REV_IN_0 0x00000020U
3484 #define CRC_CR_REV_IN_1 0x00000040U
3485 #define CRC_CR_REV_OUT 0x00000080U
3487 /******************* Bit definition for CRC_INIT register *******************/
3488 #define CRC_INIT_INIT 0xFFFFFFFFU
3490 /******************* Bit definition for CRC_POL register ********************/
3491 #define CRC_POL_POL 0xFFFFFFFFU
3493 /******************************************************************************/
3494 /* */
3495 /* Crypto Processor */
3496 /* */
3497 /******************************************************************************/
3498 /******************* Bits definition for CRYP_CR register ********************/
3499 #define CRYP_CR_ALGODIR 0x00000004U
3500 
3501 #define CRYP_CR_ALGOMODE 0x00080038U
3502 #define CRYP_CR_ALGOMODE_0 0x00000008U
3503 #define CRYP_CR_ALGOMODE_1 0x00000010U
3504 #define CRYP_CR_ALGOMODE_2 0x00000020U
3505 #define CRYP_CR_ALGOMODE_TDES_ECB 0x00000000U
3506 #define CRYP_CR_ALGOMODE_TDES_CBC 0x00000008U
3507 #define CRYP_CR_ALGOMODE_DES_ECB 0x00000010U
3508 #define CRYP_CR_ALGOMODE_DES_CBC 0x00000018U
3509 #define CRYP_CR_ALGOMODE_AES_ECB 0x00000020U
3510 #define CRYP_CR_ALGOMODE_AES_CBC 0x00000028U
3511 #define CRYP_CR_ALGOMODE_AES_CTR 0x00000030U
3512 #define CRYP_CR_ALGOMODE_AES_KEY 0x00000038U
3513 
3514 #define CRYP_CR_DATATYPE 0x000000C0U
3515 #define CRYP_CR_DATATYPE_0 0x00000040U
3516 #define CRYP_CR_DATATYPE_1 0x00000080U
3517 #define CRYP_CR_KEYSIZE 0x00000300U
3518 #define CRYP_CR_KEYSIZE_0 0x00000100U
3519 #define CRYP_CR_KEYSIZE_1 0x00000200U
3520 #define CRYP_CR_FFLUSH 0x00004000U
3521 #define CRYP_CR_CRYPEN 0x00008000U
3522 
3523 #define CRYP_CR_GCM_CCMPH 0x00030000U
3524 #define CRYP_CR_GCM_CCMPH_0 0x00010000U
3525 #define CRYP_CR_GCM_CCMPH_1 0x00020000U
3526 #define CRYP_CR_ALGOMODE_3 0x00080000U
3527 
3528 /****************** Bits definition for CRYP_SR register *********************/
3529 #define CRYP_SR_IFEM 0x00000001U
3530 #define CRYP_SR_IFNF 0x00000002U
3531 #define CRYP_SR_OFNE 0x00000004U
3532 #define CRYP_SR_OFFU 0x00000008U
3533 #define CRYP_SR_BUSY 0x00000010U
3534 /****************** Bits definition for CRYP_DMACR register ******************/
3535 #define CRYP_DMACR_DIEN 0x00000001U
3536 #define CRYP_DMACR_DOEN 0x00000002U
3537 /***************** Bits definition for CRYP_IMSCR register ******************/
3538 #define CRYP_IMSCR_INIM 0x00000001U
3539 #define CRYP_IMSCR_OUTIM 0x00000002U
3540 /****************** Bits definition for CRYP_RISR register *******************/
3541 #define CRYP_RISR_OUTRIS 0x00000001U
3542 #define CRYP_RISR_INRIS 0x00000002U
3543 /****************** Bits definition for CRYP_MISR register *******************/
3544 #define CRYP_MISR_INMIS 0x00000001U
3545 #define CRYP_MISR_OUTMIS 0x00000002U
3546 
3547 /******************************************************************************/
3548 /* */
3549 /* Digital to Analog Converter */
3550 /* */
3551 /******************************************************************************/
3552 /******************** Bit definition for DAC_CR register ********************/
3553 #define DAC_CR_EN1 0x00000001U
3554 #define DAC_CR_BOFF1 0x00000002U
3555 #define DAC_CR_TEN1 0x00000004U
3556 #define DAC_CR_TSEL1 0x00000038U
3557 #define DAC_CR_TSEL1_0 0x00000008U
3558 #define DAC_CR_TSEL1_1 0x00000010U
3559 #define DAC_CR_TSEL1_2 0x00000020U
3560 #define DAC_CR_WAVE1 0x000000C0U
3561 #define DAC_CR_WAVE1_0 0x00000040U
3562 #define DAC_CR_WAVE1_1 0x00000080U
3563 #define DAC_CR_MAMP1 0x00000F00U
3564 #define DAC_CR_MAMP1_0 0x00000100U
3565 #define DAC_CR_MAMP1_1 0x00000200U
3566 #define DAC_CR_MAMP1_2 0x00000400U
3567 #define DAC_CR_MAMP1_3 0x00000800U
3568 #define DAC_CR_DMAEN1 0x00001000U
3569 #define DAC_CR_DMAUDRIE1 0x00002000U
3570 #define DAC_CR_EN2 0x00010000U
3571 #define DAC_CR_BOFF2 0x00020000U
3572 #define DAC_CR_TEN2 0x00040000U
3573 #define DAC_CR_TSEL2 0x00380000U
3574 #define DAC_CR_TSEL2_0 0x00080000U
3575 #define DAC_CR_TSEL2_1 0x00100000U
3576 #define DAC_CR_TSEL2_2 0x00200000U
3577 #define DAC_CR_WAVE2 0x00C00000U
3578 #define DAC_CR_WAVE2_0 0x00400000U
3579 #define DAC_CR_WAVE2_1 0x00800000U
3580 #define DAC_CR_MAMP2 0x0F000000U
3581 #define DAC_CR_MAMP2_0 0x01000000U
3582 #define DAC_CR_MAMP2_1 0x02000000U
3583 #define DAC_CR_MAMP2_2 0x04000000U
3584 #define DAC_CR_MAMP2_3 0x08000000U
3585 #define DAC_CR_DMAEN2 0x10000000U
3586 #define DAC_CR_DMAUDRIE2 0x20000000U
3588 /***************** Bit definition for DAC_SWTRIGR register ******************/
3589 #define DAC_SWTRIGR_SWTRIG1 0x01U
3590 #define DAC_SWTRIGR_SWTRIG2 0x02U
3592 /***************** Bit definition for DAC_DHR12R1 register ******************/
3593 #define DAC_DHR12R1_DACC1DHR 0x0FFFU
3595 /***************** Bit definition for DAC_DHR12L1 register ******************/
3596 #define DAC_DHR12L1_DACC1DHR 0xFFF0U
3598 /****************** Bit definition for DAC_DHR8R1 register ******************/
3599 #define DAC_DHR8R1_DACC1DHR 0xFFU
3601 /***************** Bit definition for DAC_DHR12R2 register ******************/
3602 #define DAC_DHR12R2_DACC2DHR 0x0FFFU
3604 /***************** Bit definition for DAC_DHR12L2 register ******************/
3605 #define DAC_DHR12L2_DACC2DHR 0xFFF0U
3607 /****************** Bit definition for DAC_DHR8R2 register ******************/
3608 #define DAC_DHR8R2_DACC2DHR 0xFFU
3610 /***************** Bit definition for DAC_DHR12RD register ******************/
3611 #define DAC_DHR12RD_DACC1DHR 0x00000FFFU
3612 #define DAC_DHR12RD_DACC2DHR 0x0FFF0000U
3614 /***************** Bit definition for DAC_DHR12LD register ******************/
3615 #define DAC_DHR12LD_DACC1DHR 0x0000FFF0U
3616 #define DAC_DHR12LD_DACC2DHR 0xFFF00000U
3618 /****************** Bit definition for DAC_DHR8RD register ******************/
3619 #define DAC_DHR8RD_DACC1DHR 0x00FFU
3620 #define DAC_DHR8RD_DACC2DHR 0xFF00U
3622 /******************* Bit definition for DAC_DOR1 register *******************/
3623 #define DAC_DOR1_DACC1DOR 0x0FFFU
3625 /******************* Bit definition for DAC_DOR2 register *******************/
3626 #define DAC_DOR2_DACC2DOR 0x0FFFU
3628 /******************** Bit definition for DAC_SR register ********************/
3629 #define DAC_SR_DMAUDR1 0x00002000U
3630 #define DAC_SR_DMAUDR2 0x20000000U
3632 /******************************************************************************/
3633 /* */
3634 /* Digital Filter for Sigma Delta Modulators */
3635 /* */
3636 /******************************************************************************/
3637 
3638 /**************** DFSDM channel configuration registers ********************/
3639 
3640 /*************** Bit definition for DFSDM_CHCFGR1 register ******************/
3641 #define DFSDM_CHCFGR1_DFSDMEN 0x80000000U
3642 #define DFSDM_CHCFGR1_CKOUTSRC 0x40000000U
3643 #define DFSDM_CHCFGR1_CKOUTDIV 0x00FF0000U
3644 #define DFSDM_CHCFGR1_DATPACK 0x0000C000U
3645 #define DFSDM_CHCFGR1_DATPACK_1 0x00008000U
3646 #define DFSDM_CHCFGR1_DATPACK_0 0x00004000U
3647 #define DFSDM_CHCFGR1_DATMPX 0x00003000U
3648 #define DFSDM_CHCFGR1_DATMPX_1 0x00002000U
3649 #define DFSDM_CHCFGR1_DATMPX_0 0x00001000U
3650 #define DFSDM_CHCFGR1_CHINSEL 0x00000100U
3651 #define DFSDM_CHCFGR1_CHEN 0x00000080U
3652 #define DFSDM_CHCFGR1_CKABEN 0x00000040U
3653 #define DFSDM_CHCFGR1_SCDEN 0x00000020U
3654 #define DFSDM_CHCFGR1_SPICKSEL 0x0000000CU
3655 #define DFSDM_CHCFGR1_SPICKSEL_1 0x00000008U
3656 #define DFSDM_CHCFGR1_SPICKSEL_0 0x00000004U
3657 #define DFSDM_CHCFGR1_SITP 0x00000003U
3658 #define DFSDM_CHCFGR1_SITP_1 0x00000002U
3659 #define DFSDM_CHCFGR1_SITP_0 0x00000001U
3661 /*************** Bit definition for DFSDM_CHCFGR2 register ******************/
3662 #define DFSDM_CHCFGR2_OFFSET 0xFFFFFF00U
3663 #define DFSDM_CHCFGR2_DTRBS 0x000000F8U
3665 /****************** Bit definition for DFSDM_CHAWSCDR register *****************/
3666 #define DFSDM_CHAWSCDR_AWFORD 0x00C00000U
3667 #define DFSDM_CHAWSCDR_AWFORD_1 0x00800000U
3668 #define DFSDM_CHAWSCDR_AWFORD_0 0x00400000U
3669 #define DFSDM_CHAWSCDR_AWFOSR 0x001F0000U
3670 #define DFSDM_CHAWSCDR_BKSCD 0x0000F000U
3671 #define DFSDM_CHAWSCDR_SCDT 0x000000FFU
3673 /**************** Bit definition for DFSDM_CHWDATR register *******************/
3674 #define DFSDM_CHWDATR_WDATA 0x0000FFFFU
3676 /**************** Bit definition for DFSDM_CHDATINR register *****************/
3677 #define DFSDM_CHDATINR_INDAT0 0x0000FFFFU
3678 #define DFSDM_CHDATINR_INDAT1 0xFFFF0000U
3680 /************************ DFSDM module registers ****************************/
3681 
3682 /******************** Bit definition for DFSDM_FLTCR1 register *******************/
3683 #define DFSDM_FLTCR1_AWFSEL 0x40000000U
3684 #define DFSDM_FLTCR1_FAST 0x20000000U
3685 #define DFSDM_FLTCR1_RCH 0x07000000U
3686 #define DFSDM_FLTCR1_RDMAEN 0x00200000U
3687 #define DFSDM_FLTCR1_RSYNC 0x00080000U
3688 #define DFSDM_FLTCR1_RCONT 0x00040000U
3689 #define DFSDM_FLTCR1_RSWSTART 0x00020000U
3690 #define DFSDM_FLTCR1_JEXTEN 0x00006000U
3691 #define DFSDM_FLTCR1_JEXTEN_1 0x00004000U
3692 #define DFSDM_FLTCR1_JEXTEN_0 0x00002000U
3693 #define DFSDM_FLTCR1_JEXTSEL 0x00001F00U
3694 #define DFSDM_FLTCR1_JEXTSEL_0 0x00000100U
3695 #define DFSDM_FLTCR1_JEXTSEL_1 0x00000200U
3696 #define DFSDM_FLTCR1_JEXTSEL_2 0x00000400U
3697 #define DFSDM_FLTCR1_JEXTSEL_3 0x00000800U
3698 #define DFSDM_FLTCR1_JEXTSEL_4 0x00001000U
3699 #define DFSDM_FLTCR1_JDMAEN 0x00000020U
3700 #define DFSDM_FLTCR1_JSCAN 0x00000010U
3701 #define DFSDM_FLTCR1_JSYNC 0x00000008U
3702 #define DFSDM_FLTCR1_JSWSTART 0x00000002U
3703 #define DFSDM_FLTCR1_DFEN 0x00000001U
3705 /******************** Bit definition for DFSDM_FLTCR2 register *******************/
3706 #define DFSDM_FLTCR2_AWDCH 0x00FF0000U
3707 #define DFSDM_FLTCR2_EXCH 0x0000FF00U
3708 #define DFSDM_FLTCR2_CKABIE 0x00000040U
3709 #define DFSDM_FLTCR2_SCDIE 0x00000020U
3710 #define DFSDM_FLTCR2_AWDIE 0x00000010U
3711 #define DFSDM_FLTCR2_ROVRIE 0x00000008U
3712 #define DFSDM_FLTCR2_JOVRIE 0x00000004U
3713 #define DFSDM_FLTCR2_REOCIE 0x00000002U
3714 #define DFSDM_FLTCR2_JEOCIE 0x00000001U
3716 /******************** Bit definition for DFSDM_FLTISR register *******************/
3717 #define DFSDM_FLTISR_SCDF 0xFF000000U
3718 #define DFSDM_FLTISR_CKABF 0x00FF0000U
3719 #define DFSDM_FLTISR_RCIP 0x00004000U
3720 #define DFSDM_FLTISR_JCIP 0x00002000U
3721 #define DFSDM_FLTISR_AWDF 0x00000010U
3722 #define DFSDM_FLTISR_ROVRF 0x00000008U
3723 #define DFSDM_FLTISR_JOVRF 0x00000004U
3724 #define DFSDM_FLTISR_REOCF 0x00000002U
3725 #define DFSDM_FLTISR_JEOCF 0x00000001U
3727 /******************** Bit definition for DFSDM_FLTICR register *******************/
3728 #define DFSDM_FLTICR_CLRSCSDF 0xFF000000U
3729 #define DFSDM_FLTICR_CLRCKABF 0x00FF0000U
3730 #define DFSDM_FLTICR_CLRROVRF 0x00000008U
3731 #define DFSDM_FLTICR_CLRJOVRF 0x00000004U
3733 /******************* Bit definition for DFSDM_FLTJCHGR register ******************/
3734 #define DFSDM_FLTJCHGR_JCHG 0x000000FFU
3736 /******************** Bit definition for DFSDM_FLTFCR register *******************/
3737 #define DFSDM_FLTFCR_FORD 0xE0000000U
3738 #define DFSDM_FLTFCR_FORD_2 0x80000000U
3739 #define DFSDM_FLTFCR_FORD_1 0x40000000U
3740 #define DFSDM_FLTFCR_FORD_0 0x20000000U
3741 #define DFSDM_FLTFCR_FOSR 0x03FF0000U
3742 #define DFSDM_FLTFCR_IOSR 0x000000FFU
3744 /****************** Bit definition for DFSDM_FLTJDATAR register *****************/
3745 #define DFSDM_FLTJDATAR_JDATA 0xFFFFFF00U
3746 #define DFSDM_FLTJDATAR_JDATACH 0x00000007U
3748 /****************** Bit definition for DFSDM_FLTRDATAR register *****************/
3749 #define DFSDM_FLTRDATAR_RDATA 0xFFFFFF00U
3750 #define DFSDM_FLTRDATAR_RPEND 0x00000010U
3751 #define DFSDM_FLTRDATAR_RDATACH 0x00000007U
3753 /****************** Bit definition for DFSDM_FLTAWHTR register ******************/
3754 #define DFSDM_FLTAWHTR_AWHT 0xFFFFFF00U
3755 #define DFSDM_FLTAWHTR_BKAWH 0x0000000FU
3757 /****************** Bit definition for DFSDM_FLTAWLTR register ******************/
3758 #define DFSDM_FLTAWLTR_AWLT 0xFFFFFF00U
3759 #define DFSDM_FLTAWLTR_BKAWL 0x0000000FU
3761 /****************** Bit definition for DFSDM_FLTAWSR register ******************/
3762 #define DFSDM_FLTAWSR_AWHTF 0x0000FF00U
3763 #define DFSDM_FLTAWSR_AWLTF 0x000000FFU
3765 /****************** Bit definition for DFSDM_FLTAWCFR register *****************/
3766 #define DFSDM_FLTAWCFR_CLRAWHTF 0x0000FF00U
3767 #define DFSDM_FLTAWCFR_CLRAWLTF 0x000000FFU
3769 /****************** Bit definition for DFSDM_FLTEXMAX register ******************/
3770 #define DFSDM_FLTEXMAX_EXMAX 0xFFFFFF00U
3771 #define DFSDM_FLTEXMAX_EXMAXCH 0x00000007U
3773 /****************** Bit definition for DFSDM_FLTEXMIN register ******************/
3774 #define DFSDM_FLTEXMIN_EXMIN 0xFFFFFF00U
3775 #define DFSDM_FLTEXMIN_EXMINCH 0x00000007U
3777 /****************** Bit definition for DFSDM_FLTCNVTIMR register ******************/
3778 #define DFSDM_FLTCNVTIMR_CNVCNT 0xFFFFFFF0U
3780 /******************************************************************************/
3781 /* */
3782 /* Debug MCU */
3783 /* */
3784 /******************************************************************************/
3785 
3786 /******************************************************************************/
3787 /* */
3788 /* DCMI */
3789 /* */
3790 /******************************************************************************/
3791 /******************** Bits definition for DCMI_CR register ******************/
3792 #define DCMI_CR_CAPTURE 0x00000001U
3793 #define DCMI_CR_CM 0x00000002U
3794 #define DCMI_CR_CROP 0x00000004U
3795 #define DCMI_CR_JPEG 0x00000008U
3796 #define DCMI_CR_ESS 0x00000010U
3797 #define DCMI_CR_PCKPOL 0x00000020U
3798 #define DCMI_CR_HSPOL 0x00000040U
3799 #define DCMI_CR_VSPOL 0x00000080U
3800 #define DCMI_CR_FCRC_0 0x00000100U
3801 #define DCMI_CR_FCRC_1 0x00000200U
3802 #define DCMI_CR_EDM_0 0x00000400U
3803 #define DCMI_CR_EDM_1 0x00000800U
3804 #define DCMI_CR_CRE 0x00001000U
3805 #define DCMI_CR_ENABLE 0x00004000U
3806 #define DCMI_CR_BSM 0x00030000U
3807 #define DCMI_CR_BSM_0 0x00010000U
3808 #define DCMI_CR_BSM_1 0x00020000U
3809 #define DCMI_CR_OEBS 0x00040000U
3810 #define DCMI_CR_LSM 0x00080000U
3811 #define DCMI_CR_OELS 0x00100000U
3812 
3813 /******************** Bits definition for DCMI_SR register ******************/
3814 #define DCMI_SR_HSYNC 0x00000001U
3815 #define DCMI_SR_VSYNC 0x00000002U
3816 #define DCMI_SR_FNE 0x00000004U
3817 
3818 /******************** Bits definition for DCMI_RIS register ****************/
3819 #define DCMI_RIS_FRAME_RIS 0x00000001U
3820 #define DCMI_RIS_OVR_RIS 0x00000002U
3821 #define DCMI_RIS_ERR_RIS 0x00000004U
3822 #define DCMI_RIS_VSYNC_RIS 0x00000008U
3823 #define DCMI_RIS_LINE_RIS 0x00000010U
3824 
3825 /* Legacy defines */
3826 #define DCMI_RISR_FRAME_RIS DCMI_RIS_FRAME_RIS
3827 #define DCMI_RISR_OVF_RIS DCMI_RIS_OVR_RIS
3828 #define DCMI_RISR_ERR_RIS DCMI_RIS_ERR_RIS
3829 #define DCMI_RISR_VSYNC_RIS DCMI_RIS_VSYNC_RIS
3830 #define DCMI_RISR_LINE_RIS DCMI_RIS_LINE_RIS
3831 
3832 /******************** Bits definition for DCMI_IER register *****************/
3833 #define DCMI_IER_FRAME_IE 0x00000001U
3834 #define DCMI_IER_OVR_IE 0x00000002U
3835 #define DCMI_IER_ERR_IE 0x00000004U
3836 #define DCMI_IER_VSYNC_IE 0x00000008U
3837 #define DCMI_IER_LINE_IE 0x00000010U
3838 
3839 
3840 /******************** Bits definition for DCMI_MIS register *****************/
3841 #define DCMI_MIS_FRAME_MIS 0x00000001U
3842 #define DCMI_MIS_OVR_MIS 0x00000002U
3843 #define DCMI_MIS_ERR_MIS 0x00000004U
3844 #define DCMI_MIS_VSYNC_MIS 0x00000008U
3845 #define DCMI_MIS_LINE_MIS 0x00000010U
3846 
3847 
3848 /******************** Bits definition for DCMI_ICR register *****************/
3849 #define DCMI_ICR_FRAME_ISC 0x00000001U
3850 #define DCMI_ICR_OVR_ISC 0x00000002U
3851 #define DCMI_ICR_ERR_ISC 0x00000004U
3852 #define DCMI_ICR_VSYNC_ISC 0x00000008U
3853 #define DCMI_ICR_LINE_ISC 0x00000010U
3854 
3855 
3856 /******************** Bits definition for DCMI_ESCR register ******************/
3857 #define DCMI_ESCR_FSC 0x000000FFU
3858 #define DCMI_ESCR_LSC 0x0000FF00U
3859 #define DCMI_ESCR_LEC 0x00FF0000U
3860 #define DCMI_ESCR_FEC 0xFF000000U
3861 
3862 /******************** Bits definition for DCMI_ESUR register ******************/
3863 #define DCMI_ESUR_FSU 0x000000FFU
3864 #define DCMI_ESUR_LSU 0x0000FF00U
3865 #define DCMI_ESUR_LEU 0x00FF0000U
3866 #define DCMI_ESUR_FEU 0xFF000000U
3867 
3868 /******************** Bits definition for DCMI_CWSTRT register ******************/
3869 #define DCMI_CWSTRT_HOFFCNT 0x00003FFFU
3870 #define DCMI_CWSTRT_VST 0x1FFF0000U
3871 
3872 /******************** Bits definition for DCMI_CWSIZE register ******************/
3873 #define DCMI_CWSIZE_CAPCNT 0x00003FFFU
3874 #define DCMI_CWSIZE_VLINE 0x3FFF0000U
3875 
3876 /******************** Bits definition for DCMI_DR register ******************/
3877 #define DCMI_DR_BYTE0 0x000000FFU
3878 #define DCMI_DR_BYTE1 0x0000FF00U
3879 #define DCMI_DR_BYTE2 0x00FF0000U
3880 #define DCMI_DR_BYTE3 0xFF000000U
3881 
3882 /******************************************************************************/
3883 /* */
3884 /* DMA Controller */
3885 /* */
3886 /******************************************************************************/
3887 /******************** Bits definition for DMA_SxCR register *****************/
3888 #define DMA_SxCR_CHSEL 0x1E000000U
3889 #define DMA_SxCR_CHSEL_0 0x02000000U
3890 #define DMA_SxCR_CHSEL_1 0x04000000U
3891 #define DMA_SxCR_CHSEL_2 0x08000000U
3892 #define DMA_SxCR_CHSEL_3 0x10000000U
3893 #define DMA_SxCR_MBURST 0x01800000U
3894 #define DMA_SxCR_MBURST_0 0x00800000U
3895 #define DMA_SxCR_MBURST_1 0x01000000U
3896 #define DMA_SxCR_PBURST 0x00600000U
3897 #define DMA_SxCR_PBURST_0 0x00200000U
3898 #define DMA_SxCR_PBURST_1 0x00400000U
3899 #define DMA_SxCR_CT 0x00080000U
3900 #define DMA_SxCR_DBM 0x00040000U
3901 #define DMA_SxCR_PL 0x00030000U
3902 #define DMA_SxCR_PL_0 0x00010000U
3903 #define DMA_SxCR_PL_1 0x00020000U
3904 #define DMA_SxCR_PINCOS 0x00008000U
3905 #define DMA_SxCR_MSIZE 0x00006000U
3906 #define DMA_SxCR_MSIZE_0 0x00002000U
3907 #define DMA_SxCR_MSIZE_1 0x00004000U
3908 #define DMA_SxCR_PSIZE 0x00001800U
3909 #define DMA_SxCR_PSIZE_0 0x00000800U
3910 #define DMA_SxCR_PSIZE_1 0x00001000U
3911 #define DMA_SxCR_MINC 0x00000400U
3912 #define DMA_SxCR_PINC 0x00000200U
3913 #define DMA_SxCR_CIRC 0x00000100U
3914 #define DMA_SxCR_DIR 0x000000C0U
3915 #define DMA_SxCR_DIR_0 0x00000040U
3916 #define DMA_SxCR_DIR_1 0x00000080U
3917 #define DMA_SxCR_PFCTRL 0x00000020U
3918 #define DMA_SxCR_TCIE 0x00000010U
3919 #define DMA_SxCR_HTIE 0x00000008U
3920 #define DMA_SxCR_TEIE 0x00000004U
3921 #define DMA_SxCR_DMEIE 0x00000002U
3922 #define DMA_SxCR_EN 0x00000001U
3923 
3924 /******************** Bits definition for DMA_SxCNDTR register **************/
3925 #define DMA_SxNDT 0x0000FFFFU
3926 #define DMA_SxNDT_0 0x00000001U
3927 #define DMA_SxNDT_1 0x00000002U
3928 #define DMA_SxNDT_2 0x00000004U
3929 #define DMA_SxNDT_3 0x00000008U
3930 #define DMA_SxNDT_4 0x00000010U
3931 #define DMA_SxNDT_5 0x00000020U
3932 #define DMA_SxNDT_6 0x00000040U
3933 #define DMA_SxNDT_7 0x00000080U
3934 #define DMA_SxNDT_8 0x00000100U
3935 #define DMA_SxNDT_9 0x00000200U
3936 #define DMA_SxNDT_10 0x00000400U
3937 #define DMA_SxNDT_11 0x00000800U
3938 #define DMA_SxNDT_12 0x00001000U
3939 #define DMA_SxNDT_13 0x00002000U
3940 #define DMA_SxNDT_14 0x00004000U
3941 #define DMA_SxNDT_15 0x00008000U
3942 
3943 /******************** Bits definition for DMA_SxFCR register ****************/
3944 #define DMA_SxFCR_FEIE 0x00000080U
3945 #define DMA_SxFCR_FS 0x00000038U
3946 #define DMA_SxFCR_FS_0 0x00000008U
3947 #define DMA_SxFCR_FS_1 0x00000010U
3948 #define DMA_SxFCR_FS_2 0x00000020U
3949 #define DMA_SxFCR_DMDIS 0x00000004U
3950 #define DMA_SxFCR_FTH 0x00000003U
3951 #define DMA_SxFCR_FTH_0 0x00000001U
3952 #define DMA_SxFCR_FTH_1 0x00000002U
3953 
3954 /******************** Bits definition for DMA_LISR register *****************/
3955 #define DMA_LISR_TCIF3 0x08000000U
3956 #define DMA_LISR_HTIF3 0x04000000U
3957 #define DMA_LISR_TEIF3 0x02000000U
3958 #define DMA_LISR_DMEIF3 0x01000000U
3959 #define DMA_LISR_FEIF3 0x00400000U
3960 #define DMA_LISR_TCIF2 0x00200000U
3961 #define DMA_LISR_HTIF2 0x00100000U
3962 #define DMA_LISR_TEIF2 0x00080000U
3963 #define DMA_LISR_DMEIF2 0x00040000U
3964 #define DMA_LISR_FEIF2 0x00010000U
3965 #define DMA_LISR_TCIF1 0x00000800U
3966 #define DMA_LISR_HTIF1 0x00000400U
3967 #define DMA_LISR_TEIF1 0x00000200U
3968 #define DMA_LISR_DMEIF1 0x00000100U
3969 #define DMA_LISR_FEIF1 0x00000040U
3970 #define DMA_LISR_TCIF0 0x00000020U
3971 #define DMA_LISR_HTIF0 0x00000010U
3972 #define DMA_LISR_TEIF0 0x00000008U
3973 #define DMA_LISR_DMEIF0 0x00000004U
3974 #define DMA_LISR_FEIF0 0x00000001U
3975 
3976 /******************** Bits definition for DMA_HISR register *****************/
3977 #define DMA_HISR_TCIF7 0x08000000U
3978 #define DMA_HISR_HTIF7 0x04000000U
3979 #define DMA_HISR_TEIF7 0x02000000U
3980 #define DMA_HISR_DMEIF7 0x01000000U
3981 #define DMA_HISR_FEIF7 0x00400000U
3982 #define DMA_HISR_TCIF6 0x00200000U
3983 #define DMA_HISR_HTIF6 0x00100000U
3984 #define DMA_HISR_TEIF6 0x00080000U
3985 #define DMA_HISR_DMEIF6 0x00040000U
3986 #define DMA_HISR_FEIF6 0x00010000U
3987 #define DMA_HISR_TCIF5 0x00000800U
3988 #define DMA_HISR_HTIF5 0x00000400U
3989 #define DMA_HISR_TEIF5 0x00000200U
3990 #define DMA_HISR_DMEIF5 0x00000100U
3991 #define DMA_HISR_FEIF5 0x00000040U
3992 #define DMA_HISR_TCIF4 0x00000020U
3993 #define DMA_HISR_HTIF4 0x00000010U
3994 #define DMA_HISR_TEIF4 0x00000008U
3995 #define DMA_HISR_DMEIF4 0x00000004U
3996 #define DMA_HISR_FEIF4 0x00000001U
3997 
3998 /******************** Bits definition for DMA_LIFCR register ****************/
3999 #define DMA_LIFCR_CTCIF3 0x08000000U
4000 #define DMA_LIFCR_CHTIF3 0x04000000U
4001 #define DMA_LIFCR_CTEIF3 0x02000000U
4002 #define DMA_LIFCR_CDMEIF3 0x01000000U
4003 #define DMA_LIFCR_CFEIF3 0x00400000U
4004 #define DMA_LIFCR_CTCIF2 0x00200000U
4005 #define DMA_LIFCR_CHTIF2 0x00100000U
4006 #define DMA_LIFCR_CTEIF2 0x00080000U
4007 #define DMA_LIFCR_CDMEIF2 0x00040000U
4008 #define DMA_LIFCR_CFEIF2 0x00010000U
4009 #define DMA_LIFCR_CTCIF1 0x00000800U
4010 #define DMA_LIFCR_CHTIF1 0x00000400U
4011 #define DMA_LIFCR_CTEIF1 0x00000200U
4012 #define DMA_LIFCR_CDMEIF1 0x00000100U
4013 #define DMA_LIFCR_CFEIF1 0x00000040U
4014 #define DMA_LIFCR_CTCIF0 0x00000020U
4015 #define DMA_LIFCR_CHTIF0 0x00000010U
4016 #define DMA_LIFCR_CTEIF0 0x00000008U
4017 #define DMA_LIFCR_CDMEIF0 0x00000004U
4018 #define DMA_LIFCR_CFEIF0 0x00000001U
4019 
4020 /******************** Bits definition for DMA_HIFCR register ****************/
4021 #define DMA_HIFCR_CTCIF7 0x08000000U
4022 #define DMA_HIFCR_CHTIF7 0x04000000U
4023 #define DMA_HIFCR_CTEIF7 0x02000000U
4024 #define DMA_HIFCR_CDMEIF7 0x01000000U
4025 #define DMA_HIFCR_CFEIF7 0x00400000U
4026 #define DMA_HIFCR_CTCIF6 0x00200000U
4027 #define DMA_HIFCR_CHTIF6 0x00100000U
4028 #define DMA_HIFCR_CTEIF6 0x00080000U
4029 #define DMA_HIFCR_CDMEIF6 0x00040000U
4030 #define DMA_HIFCR_CFEIF6 0x00010000U
4031 #define DMA_HIFCR_CTCIF5 0x00000800U
4032 #define DMA_HIFCR_CHTIF5 0x00000400U
4033 #define DMA_HIFCR_CTEIF5 0x00000200U
4034 #define DMA_HIFCR_CDMEIF5 0x00000100U
4035 #define DMA_HIFCR_CFEIF5 0x00000040U
4036 #define DMA_HIFCR_CTCIF4 0x00000020U
4037 #define DMA_HIFCR_CHTIF4 0x00000010U
4038 #define DMA_HIFCR_CTEIF4 0x00000008U
4039 #define DMA_HIFCR_CDMEIF4 0x00000004U
4040 #define DMA_HIFCR_CFEIF4 0x00000001U
4041 
4042 /******************************************************************************/
4043 /* */
4044 /* AHB Master DMA2D Controller (DMA2D) */
4045 /* */
4046 /******************************************************************************/
4047 
4048 /******************** Bit definition for DMA2D_CR register ******************/
4049 
4050 #define DMA2D_CR_START 0x00000001U
4051 #define DMA2D_CR_SUSP 0x00000002U
4052 #define DMA2D_CR_ABORT 0x00000004U
4053 #define DMA2D_CR_TEIE 0x00000100U
4054 #define DMA2D_CR_TCIE 0x00000200U
4055 #define DMA2D_CR_TWIE 0x00000400U
4056 #define DMA2D_CR_CAEIE 0x00000800U
4057 #define DMA2D_CR_CTCIE 0x00001000U
4058 #define DMA2D_CR_CEIE 0x00002000U
4059 #define DMA2D_CR_MODE 0x00030000U
4060 #define DMA2D_CR_MODE_0 0x00010000U
4061 #define DMA2D_CR_MODE_1 0x00020000U
4063 /******************** Bit definition for DMA2D_ISR register *****************/
4064 
4065 #define DMA2D_ISR_TEIF 0x00000001U
4066 #define DMA2D_ISR_TCIF 0x00000002U
4067 #define DMA2D_ISR_TWIF 0x00000004U
4068 #define DMA2D_ISR_CAEIF 0x00000008U
4069 #define DMA2D_ISR_CTCIF 0x00000010U
4070 #define DMA2D_ISR_CEIF 0x00000020U
4072 /******************** Bit definition for DMA2D_IFCR register ****************/
4073 
4074 #define DMA2D_IFCR_CTEIF 0x00000001U
4075 #define DMA2D_IFCR_CTCIF 0x00000002U
4076 #define DMA2D_IFCR_CTWIF 0x00000004U
4077 #define DMA2D_IFCR_CAECIF 0x00000008U
4078 #define DMA2D_IFCR_CCTCIF 0x00000010U
4079 #define DMA2D_IFCR_CCEIF 0x00000020U
4081 /* Legacy defines */
4082 #define DMA2D_IFSR_CTEIF DMA2D_IFCR_CTEIF
4083 #define DMA2D_IFSR_CTCIF DMA2D_IFCR_CTCIF
4084 #define DMA2D_IFSR_CTWIF DMA2D_IFCR_CTWIF
4085 #define DMA2D_IFSR_CCAEIF DMA2D_IFCR_CAECIF
4086 #define DMA2D_IFSR_CCTCIF DMA2D_IFCR_CCTCIF
4087 #define DMA2D_IFSR_CCEIF DMA2D_IFCR_CCEIF
4089 /******************** Bit definition for DMA2D_FGMAR register ***************/
4090 
4091 #define DMA2D_FGMAR_MA 0xFFFFFFFFU
4093 /******************** Bit definition for DMA2D_FGOR register ****************/
4094 
4095 #define DMA2D_FGOR_LO 0x00003FFFU
4097 /******************** Bit definition for DMA2D_BGMAR register ***************/
4098 
4099 #define DMA2D_BGMAR_MA 0xFFFFFFFFU
4101 /******************** Bit definition for DMA2D_BGOR register ****************/
4102 
4103 #define DMA2D_BGOR_LO 0x00003FFFU
4105 /******************** Bit definition for DMA2D_FGPFCCR register *************/
4106 
4107 #define DMA2D_FGPFCCR_CM 0x0000000FU
4108 #define DMA2D_FGPFCCR_CM_0 0x00000001U
4109 #define DMA2D_FGPFCCR_CM_1 0x00000002U
4110 #define DMA2D_FGPFCCR_CM_2 0x00000004U
4111 #define DMA2D_FGPFCCR_CM_3 0x00000008U
4112 #define DMA2D_FGPFCCR_CCM 0x00000010U
4113 #define DMA2D_FGPFCCR_START 0x00000020U
4114 #define DMA2D_FGPFCCR_CS 0x0000FF00U
4115 #define DMA2D_FGPFCCR_AM 0x00030000U
4116 #define DMA2D_FGPFCCR_AM_0 0x00010000U
4117 #define DMA2D_FGPFCCR_AM_1 0x00020000U
4118 #define DMA2D_FGPFCCR_AI 0x00100000U
4119 #define DMA2D_FGPFCCR_RBS 0x00200000U
4120 #define DMA2D_FGPFCCR_ALPHA 0xFF000000U
4122 /******************** Bit definition for DMA2D_FGCOLR register **************/
4123 
4124 #define DMA2D_FGCOLR_BLUE 0x000000FFU
4125 #define DMA2D_FGCOLR_GREEN 0x0000FF00U
4126 #define DMA2D_FGCOLR_RED 0x00FF0000U
4128 /******************** Bit definition for DMA2D_BGPFCCR register *************/
4129 
4130 #define DMA2D_BGPFCCR_CM 0x0000000FU
4131 #define DMA2D_BGPFCCR_CM_0 0x00000001U
4132 #define DMA2D_BGPFCCR_CM_1 0x00000002U
4133 #define DMA2D_BGPFCCR_CM_2 0x00000004U
4134 #define DMA2D_FGPFCCR_CM_3 0x00000008U
4135 #define DMA2D_BGPFCCR_CCM 0x00000010U
4136 #define DMA2D_BGPFCCR_START 0x00000020U
4137 #define DMA2D_BGPFCCR_CS 0x0000FF00U
4138 #define DMA2D_BGPFCCR_AM 0x00030000U
4139 #define DMA2D_BGPFCCR_AM_0 0x00010000U
4140 #define DMA2D_BGPFCCR_AM_1 0x00020000U
4141 #define DMA2D_BGPFCCR_AI 0x00100000U
4142 #define DMA2D_BGPFCCR_RBS 0x00200000U
4143 #define DMA2D_BGPFCCR_ALPHA 0xFF000000U
4145 /******************** Bit definition for DMA2D_BGCOLR register **************/
4146 
4147 #define DMA2D_BGCOLR_BLUE 0x000000FFU
4148 #define DMA2D_BGCOLR_GREEN 0x0000FF00U
4149 #define DMA2D_BGCOLR_RED 0x00FF0000U
4151 /******************** Bit definition for DMA2D_FGCMAR register **************/
4152 
4153 #define DMA2D_FGCMAR_MA 0xFFFFFFFFU
4155 /******************** Bit definition for DMA2D_BGCMAR register **************/
4156 
4157 #define DMA2D_BGCMAR_MA 0xFFFFFFFFU
4159 /******************** Bit definition for DMA2D_OPFCCR register **************/
4160 
4161 #define DMA2D_OPFCCR_CM 0x00000007U
4162 #define DMA2D_OPFCCR_CM_0 0x00000001U
4163 #define DMA2D_OPFCCR_CM_1 0x00000002U
4164 #define DMA2D_OPFCCR_CM_2 0x00000004U
4165 #define DMA2D_OPFCCR_AI 0x00100000U
4166 #define DMA2D_OPFCCR_RBS 0x00200000U
4168 /******************** Bit definition for DMA2D_OCOLR register ***************/
4169 
4172 #define DMA2D_OCOLR_BLUE_1 0x000000FFU
4173 #define DMA2D_OCOLR_GREEN_1 0x0000FF00U
4174 #define DMA2D_OCOLR_RED_1 0x00FF0000U
4175 #define DMA2D_OCOLR_ALPHA_1 0xFF000000U
4178 #define DMA2D_OCOLR_BLUE_2 0x0000001FU
4179 #define DMA2D_OCOLR_GREEN_2 0x000007E0U
4180 #define DMA2D_OCOLR_RED_2 0x0000F800U
4183 #define DMA2D_OCOLR_BLUE_3 0x0000001FU
4184 #define DMA2D_OCOLR_GREEN_3 0x000003E0U
4185 #define DMA2D_OCOLR_RED_3 0x00007C00U
4186 #define DMA2D_OCOLR_ALPHA_3 0x00008000U
4189 #define DMA2D_OCOLR_BLUE_4 0x0000000FU
4190 #define DMA2D_OCOLR_GREEN_4 0x000000F0U
4191 #define DMA2D_OCOLR_RED_4 0x00000F00U
4192 #define DMA2D_OCOLR_ALPHA_4 0x0000F000U
4194 /******************** Bit definition for DMA2D_OMAR register ****************/
4195 
4196 #define DMA2D_OMAR_MA 0xFFFFFFFFU
4198 /******************** Bit definition for DMA2D_OOR register *****************/
4199 
4200 #define DMA2D_OOR_LO 0x00003FFFU
4202 /******************** Bit definition for DMA2D_NLR register *****************/
4203 
4204 #define DMA2D_NLR_NL 0x0000FFFFU
4205 #define DMA2D_NLR_PL 0x3FFF0000U
4207 /******************** Bit definition for DMA2D_LWR register *****************/
4208 
4209 #define DMA2D_LWR_LW 0x0000FFFFU
4211 /******************** Bit definition for DMA2D_AMTCR register ***************/
4212 
4213 #define DMA2D_AMTCR_EN 0x00000001U
4214 #define DMA2D_AMTCR_DT 0x0000FF00U
4217 /******************** Bit definition for DMA2D_FGCLUT register **************/
4218 
4219 /******************** Bit definition for DMA2D_BGCLUT register **************/
4220 
4221 
4222 /******************************************************************************/
4223 /* */
4224 /* External Interrupt/Event Controller */
4225 /* */
4226 /******************************************************************************/
4227 /******************* Bit definition for EXTI_IMR register *******************/
4228 #define EXTI_IMR_MR0 0x00000001U
4229 #define EXTI_IMR_MR1 0x00000002U
4230 #define EXTI_IMR_MR2 0x00000004U
4231 #define EXTI_IMR_MR3 0x00000008U
4232 #define EXTI_IMR_MR4 0x00000010U
4233 #define EXTI_IMR_MR5 0x00000020U
4234 #define EXTI_IMR_MR6 0x00000040U
4235 #define EXTI_IMR_MR7 0x00000080U
4236 #define EXTI_IMR_MR8 0x00000100U
4237 #define EXTI_IMR_MR9 0x00000200U
4238 #define EXTI_IMR_MR10 0x00000400U
4239 #define EXTI_IMR_MR11 0x00000800U
4240 #define EXTI_IMR_MR12 0x00001000U
4241 #define EXTI_IMR_MR13 0x00002000U
4242 #define EXTI_IMR_MR14 0x00004000U
4243 #define EXTI_IMR_MR15 0x00008000U
4244 #define EXTI_IMR_MR16 0x00010000U
4245 #define EXTI_IMR_MR17 0x00020000U
4246 #define EXTI_IMR_MR18 0x00040000U
4247 #define EXTI_IMR_MR19 0x00080000U
4248 #define EXTI_IMR_MR20 0x00100000U
4249 #define EXTI_IMR_MR21 0x00200000U
4250 #define EXTI_IMR_MR22 0x00400000U
4251 #define EXTI_IMR_MR23 0x00800000U
4252 #define EXTI_IMR_MR24 0x01000000U
4254 /* Reference Defines */
4255 #define EXTI_IMR_IM0 EXTI_IMR_MR0
4256 #define EXTI_IMR_IM1 EXTI_IMR_MR1
4257 #define EXTI_IMR_IM2 EXTI_IMR_MR2
4258 #define EXTI_IMR_IM3 EXTI_IMR_MR3
4259 #define EXTI_IMR_IM4 EXTI_IMR_MR4
4260 #define EXTI_IMR_IM5 EXTI_IMR_MR5
4261 #define EXTI_IMR_IM6 EXTI_IMR_MR6
4262 #define EXTI_IMR_IM7 EXTI_IMR_MR7
4263 #define EXTI_IMR_IM8 EXTI_IMR_MR8
4264 #define EXTI_IMR_IM9 EXTI_IMR_MR9
4265 #define EXTI_IMR_IM10 EXTI_IMR_MR10
4266 #define EXTI_IMR_IM11 EXTI_IMR_MR11
4267 #define EXTI_IMR_IM12 EXTI_IMR_MR12
4268 #define EXTI_IMR_IM13 EXTI_IMR_MR13
4269 #define EXTI_IMR_IM14 EXTI_IMR_MR14
4270 #define EXTI_IMR_IM15 EXTI_IMR_MR15
4271 #define EXTI_IMR_IM16 EXTI_IMR_MR16
4272 #define EXTI_IMR_IM17 EXTI_IMR_MR17
4273 #define EXTI_IMR_IM18 EXTI_IMR_MR18
4274 #define EXTI_IMR_IM19 EXTI_IMR_MR19
4275 #define EXTI_IMR_IM20 EXTI_IMR_MR20
4276 #define EXTI_IMR_IM21 EXTI_IMR_MR21
4277 #define EXTI_IMR_IM22 EXTI_IMR_MR22
4278 #define EXTI_IMR_IM23 EXTI_IMR_MR23
4279 #define EXTI_IMR_IM24 EXTI_IMR_MR24
4280 
4281 #define EXTI_IMR_IM 0x01FFFFFFU
4283 /******************* Bit definition for EXTI_EMR register *******************/
4284 #define EXTI_EMR_MR0 0x00000001U
4285 #define EXTI_EMR_MR1 0x00000002U
4286 #define EXTI_EMR_MR2 0x00000004U
4287 #define EXTI_EMR_MR3 0x00000008U
4288 #define EXTI_EMR_MR4 0x00000010U
4289 #define EXTI_EMR_MR5 0x00000020U
4290 #define EXTI_EMR_MR6 0x00000040U
4291 #define EXTI_EMR_MR7 0x00000080U
4292 #define EXTI_EMR_MR8 0x00000100U
4293 #define EXTI_EMR_MR9 0x00000200U
4294 #define EXTI_EMR_MR10 0x00000400U
4295 #define EXTI_EMR_MR11 0x00000800U
4296 #define EXTI_EMR_MR12 0x00001000U
4297 #define EXTI_EMR_MR13 0x00002000U
4298 #define EXTI_EMR_MR14 0x00004000U
4299 #define EXTI_EMR_MR15 0x00008000U
4300 #define EXTI_EMR_MR16 0x00010000U
4301 #define EXTI_EMR_MR17 0x00020000U
4302 #define EXTI_EMR_MR18 0x00040000U
4303 #define EXTI_EMR_MR19 0x00080000U
4304 #define EXTI_EMR_MR20 0x00100000U
4305 #define EXTI_EMR_MR21 0x00200000U
4306 #define EXTI_EMR_MR22 0x00400000U
4307 #define EXTI_EMR_MR23 0x00800000U
4308 #define EXTI_EMR_MR24 0x01000000U
4310 /* Reference Defines */
4311 #define EXTI_EMR_EM0 EXTI_EMR_MR0
4312 #define EXTI_EMR_EM1 EXTI_EMR_MR1
4313 #define EXTI_EMR_EM2 EXTI_EMR_MR2
4314 #define EXTI_EMR_EM3 EXTI_EMR_MR3
4315 #define EXTI_EMR_EM4 EXTI_EMR_MR4
4316 #define EXTI_EMR_EM5 EXTI_EMR_MR5
4317 #define EXTI_EMR_EM6 EXTI_EMR_MR6
4318 #define EXTI_EMR_EM7 EXTI_EMR_MR7
4319 #define EXTI_EMR_EM8 EXTI_EMR_MR8
4320 #define EXTI_EMR_EM9 EXTI_EMR_MR9
4321 #define EXTI_EMR_EM10 EXTI_EMR_MR10
4322 #define EXTI_EMR_EM11 EXTI_EMR_MR11
4323 #define EXTI_EMR_EM12 EXTI_EMR_MR12
4324 #define EXTI_EMR_EM13 EXTI_EMR_MR13
4325 #define EXTI_EMR_EM14 EXTI_EMR_MR14
4326 #define EXTI_EMR_EM15 EXTI_EMR_MR15
4327 #define EXTI_EMR_EM16 EXTI_EMR_MR16
4328 #define EXTI_EMR_EM17 EXTI_EMR_MR17
4329 #define EXTI_EMR_EM18 EXTI_EMR_MR18
4330 #define EXTI_EMR_EM19 EXTI_EMR_MR19
4331 #define EXTI_EMR_EM20 EXTI_EMR_MR20
4332 #define EXTI_EMR_EM21 EXTI_EMR_MR21
4333 #define EXTI_EMR_EM22 EXTI_EMR_MR22
4334 #define EXTI_EMR_EM23 EXTI_EMR_MR23
4335 #define EXTI_EMR_EM24 EXTI_EMR_MR24
4336 
4337 
4338 /****************** Bit definition for EXTI_RTSR register *******************/
4339 #define EXTI_RTSR_TR0 0x00000001U
4340 #define EXTI_RTSR_TR1 0x00000002U
4341 #define EXTI_RTSR_TR2 0x00000004U
4342 #define EXTI_RTSR_TR3 0x00000008U
4343 #define EXTI_RTSR_TR4 0x00000010U
4344 #define EXTI_RTSR_TR5 0x00000020U
4345 #define EXTI_RTSR_TR6 0x00000040U
4346 #define EXTI_RTSR_TR7 0x00000080U
4347 #define EXTI_RTSR_TR8 0x00000100U
4348 #define EXTI_RTSR_TR9 0x00000200U
4349 #define EXTI_RTSR_TR10 0x00000400U
4350 #define EXTI_RTSR_TR11 0x00000800U
4351 #define EXTI_RTSR_TR12 0x00001000U
4352 #define EXTI_RTSR_TR13 0x00002000U
4353 #define EXTI_RTSR_TR14 0x00004000U
4354 #define EXTI_RTSR_TR15 0x00008000U
4355 #define EXTI_RTSR_TR16 0x00010000U
4356 #define EXTI_RTSR_TR17 0x00020000U
4357 #define EXTI_RTSR_TR18 0x00040000U
4358 #define EXTI_RTSR_TR19 0x00080000U
4359 #define EXTI_RTSR_TR20 0x00100000U
4360 #define EXTI_RTSR_TR21 0x00200000U
4361 #define EXTI_RTSR_TR22 0x00400000U
4362 #define EXTI_RTSR_TR23 0x00800000U
4363 #define EXTI_RTSR_TR24 0x01000000U
4365 /****************** Bit definition for EXTI_FTSR register *******************/
4366 #define EXTI_FTSR_TR0 0x00000001U
4367 #define EXTI_FTSR_TR1 0x00000002U
4368 #define EXTI_FTSR_TR2 0x00000004U
4369 #define EXTI_FTSR_TR3 0x00000008U
4370 #define EXTI_FTSR_TR4 0x00000010U
4371 #define EXTI_FTSR_TR5 0x00000020U
4372 #define EXTI_FTSR_TR6 0x00000040U
4373 #define EXTI_FTSR_TR7 0x00000080U
4374 #define EXTI_FTSR_TR8 0x00000100U
4375 #define EXTI_FTSR_TR9 0x00000200U
4376 #define EXTI_FTSR_TR10 0x00000400U
4377 #define EXTI_FTSR_TR11 0x00000800U
4378 #define EXTI_FTSR_TR12 0x00001000U
4379 #define EXTI_FTSR_TR13 0x00002000U
4380 #define EXTI_FTSR_TR14 0x00004000U
4381 #define EXTI_FTSR_TR15 0x00008000U
4382 #define EXTI_FTSR_TR16 0x00010000U
4383 #define EXTI_FTSR_TR17 0x00020000U
4384 #define EXTI_FTSR_TR18 0x00040000U
4385 #define EXTI_FTSR_TR19 0x00080000U
4386 #define EXTI_FTSR_TR20 0x00100000U
4387 #define EXTI_FTSR_TR21 0x00200000U
4388 #define EXTI_FTSR_TR22 0x00400000U
4389 #define EXTI_FTSR_TR23 0x00800000U
4390 #define EXTI_FTSR_TR24 0x01000000U
4392 /****************** Bit definition for EXTI_SWIER register ******************/
4393 #define EXTI_SWIER_SWIER0 0x00000001U
4394 #define EXTI_SWIER_SWIER1 0x00000002U
4395 #define EXTI_SWIER_SWIER2 0x00000004U
4396 #define EXTI_SWIER_SWIER3 0x00000008U
4397 #define EXTI_SWIER_SWIER4 0x00000010U
4398 #define EXTI_SWIER_SWIER5 0x00000020U
4399 #define EXTI_SWIER_SWIER6 0x00000040U
4400 #define EXTI_SWIER_SWIER7 0x00000080U
4401 #define EXTI_SWIER_SWIER8 0x00000100U
4402 #define EXTI_SWIER_SWIER9 0x00000200U
4403 #define EXTI_SWIER_SWIER10 0x00000400U
4404 #define EXTI_SWIER_SWIER11 0x00000800U
4405 #define EXTI_SWIER_SWIER12 0x00001000U
4406 #define EXTI_SWIER_SWIER13 0x00002000U
4407 #define EXTI_SWIER_SWIER14 0x00004000U
4408 #define EXTI_SWIER_SWIER15 0x00008000U
4409 #define EXTI_SWIER_SWIER16 0x00010000U
4410 #define EXTI_SWIER_SWIER17 0x00020000U
4411 #define EXTI_SWIER_SWIER18 0x00040000U
4412 #define EXTI_SWIER_SWIER19 0x00080000U
4413 #define EXTI_SWIER_SWIER20 0x00100000U
4414 #define EXTI_SWIER_SWIER21 0x00200000U
4415 #define EXTI_SWIER_SWIER22 0x00400000U
4416 #define EXTI_SWIER_SWIER23 0x00800000U
4417 #define EXTI_SWIER_SWIER24 0x01000000U
4419 /******************* Bit definition for EXTI_PR register ********************/
4420 #define EXTI_PR_PR0 0x00000001U
4421 #define EXTI_PR_PR1 0x00000002U
4422 #define EXTI_PR_PR2 0x00000004U
4423 #define EXTI_PR_PR3 0x00000008U
4424 #define EXTI_PR_PR4 0x00000010U
4425 #define EXTI_PR_PR5 0x00000020U
4426 #define EXTI_PR_PR6 0x00000040U
4427 #define EXTI_PR_PR7 0x00000080U
4428 #define EXTI_PR_PR8 0x00000100U
4429 #define EXTI_PR_PR9 0x00000200U
4430 #define EXTI_PR_PR10 0x00000400U
4431 #define EXTI_PR_PR11 0x00000800U
4432 #define EXTI_PR_PR12 0x00001000U
4433 #define EXTI_PR_PR13 0x00002000U
4434 #define EXTI_PR_PR14 0x00004000U
4435 #define EXTI_PR_PR15 0x00008000U
4436 #define EXTI_PR_PR16 0x00010000U
4437 #define EXTI_PR_PR17 0x00020000U
4438 #define EXTI_PR_PR18 0x00040000U
4439 #define EXTI_PR_PR19 0x00080000U
4440 #define EXTI_PR_PR20 0x00100000U
4441 #define EXTI_PR_PR21 0x00200000U
4442 #define EXTI_PR_PR22 0x00400000U
4443 #define EXTI_PR_PR23 0x00800000U
4444 #define EXTI_PR_PR24 0x01000000U
4446 /******************************************************************************/
4447 /* */
4448 /* FLASH */
4449 /* */
4450 /******************************************************************************/
4451 /*
4452 * @brief FLASH Total Sectors Number
4453 */
4454 #define FLASH_SECTOR_TOTAL 24
4455 
4456 /******************* Bits definition for FLASH_ACR register *****************/
4457 #define FLASH_ACR_LATENCY 0x0000000FU
4458 #define FLASH_ACR_LATENCY_0WS 0x00000000U
4459 #define FLASH_ACR_LATENCY_1WS 0x00000001U
4460 #define FLASH_ACR_LATENCY_2WS 0x00000002U
4461 #define FLASH_ACR_LATENCY_3WS 0x00000003U
4462 #define FLASH_ACR_LATENCY_4WS 0x00000004U
4463 #define FLASH_ACR_LATENCY_5WS 0x00000005U
4464 #define FLASH_ACR_LATENCY_6WS 0x00000006U
4465 #define FLASH_ACR_LATENCY_7WS 0x00000007U
4466 #define FLASH_ACR_LATENCY_8WS 0x00000008U
4467 #define FLASH_ACR_LATENCY_9WS 0x00000009U
4468 #define FLASH_ACR_LATENCY_10WS 0x0000000AU
4469 #define FLASH_ACR_LATENCY_11WS 0x0000000BU
4470 #define FLASH_ACR_LATENCY_12WS 0x0000000CU
4471 #define FLASH_ACR_LATENCY_13WS 0x0000000DU
4472 #define FLASH_ACR_LATENCY_14WS 0x0000000EU
4473 #define FLASH_ACR_LATENCY_15WS 0x0000000FU
4474 #define FLASH_ACR_PRFTEN 0x00000100U
4475 #define FLASH_ACR_ARTEN 0x00000200U
4476 #define FLASH_ACR_ARTRST 0x00000800U
4477 
4478 /******************* Bits definition for FLASH_SR register ******************/
4479 #define FLASH_SR_EOP 0x00000001U
4480 #define FLASH_SR_OPERR 0x00000002U
4481 #define FLASH_SR_WRPERR 0x00000010U
4482 #define FLASH_SR_PGAERR 0x00000020U
4483 #define FLASH_SR_PGPERR 0x00000040U
4484 #define FLASH_SR_ERSERR 0x00000080U
4485 #define FLASH_SR_BSY 0x00010000U
4486 
4487 /******************* Bits definition for FLASH_CR register ******************/
4488 #define FLASH_CR_PG 0x00000001U
4489 #define FLASH_CR_SER 0x00000002U
4490 #define FLASH_CR_MER 0x00000004U
4491 #define FLASH_CR_MER1 FLASH_CR_MER
4492 #define FLASH_CR_SNB 0x000000F8U
4493 #define FLASH_CR_SNB_0 0x00000008U
4494 #define FLASH_CR_SNB_1 0x00000010U
4495 #define FLASH_CR_SNB_2 0x00000020U
4496 #define FLASH_CR_SNB_3 0x00000040U
4497 #define FLASH_CR_SNB_4 0x00000080U
4498 #define FLASH_CR_PSIZE 0x00000300U
4499 #define FLASH_CR_PSIZE_0 0x00000100U
4500 #define FLASH_CR_PSIZE_1 0x00000200U
4501 #define FLASH_CR_MER2 0x00008000U
4502 #define FLASH_CR_STRT 0x00010000U
4503 #define FLASH_CR_EOPIE 0x01000000U
4504 #define FLASH_CR_ERRIE 0x02000000U
4505 #define FLASH_CR_LOCK 0x80000000U
4506 
4507 /******************* Bits definition for FLASH_OPTCR register ***************/
4508 #define FLASH_OPTCR_OPTLOCK 0x00000001U
4509 #define FLASH_OPTCR_OPTSTRT 0x00000002U
4510 #define FLASH_OPTCR_BOR_LEV 0x0000000CU
4511 #define FLASH_OPTCR_BOR_LEV_0 0x00000004U
4512 #define FLASH_OPTCR_BOR_LEV_1 0x00000008U
4513 #define FLASH_OPTCR_WWDG_SW 0x00000010U
4514 #define FLASH_OPTCR_IWDG_SW 0x00000020U
4515 #define FLASH_OPTCR_nRST_STOP 0x00000040U
4516 #define FLASH_OPTCR_nRST_STDBY 0x00000080U
4517 #define FLASH_OPTCR_RDP 0x0000FF00U
4518 #define FLASH_OPTCR_RDP_0 0x00000100U
4519 #define FLASH_OPTCR_RDP_1 0x00000200U
4520 #define FLASH_OPTCR_RDP_2 0x00000400U
4521 #define FLASH_OPTCR_RDP_3 0x00000800U
4522 #define FLASH_OPTCR_RDP_4 0x00001000U
4523 #define FLASH_OPTCR_RDP_5 0x00002000U
4524 #define FLASH_OPTCR_RDP_6 0x00004000U
4525 #define FLASH_OPTCR_RDP_7 0x00008000U
4526 #define FLASH_OPTCR_nWRP 0x0FFF0000U
4527 #define FLASH_OPTCR_nWRP_0 0x00010000U
4528 #define FLASH_OPTCR_nWRP_1 0x00020000U
4529 #define FLASH_OPTCR_nWRP_2 0x00040000U
4530 #define FLASH_OPTCR_nWRP_3 0x00080000U
4531 #define FLASH_OPTCR_nWRP_4 0x00100000U
4532 #define FLASH_OPTCR_nWRP_5 0x00200000U
4533 #define FLASH_OPTCR_nWRP_6 0x00400000U
4534 #define FLASH_OPTCR_nWRP_7 0x00800000U
4535 #define FLASH_OPTCR_nWRP_8 0x01000000U
4536 #define FLASH_OPTCR_nWRP_9 0x02000000U
4537 #define FLASH_OPTCR_nWRP_10 0x04000000U
4538 #define FLASH_OPTCR_nWRP_11 0x08000000U
4539 #define FLASH_OPTCR_nDBOOT 0x10000000U
4540 #define FLASH_OPTCR_nDBANK 0x20000000U
4541 #define FLASH_OPTCR_IWDG_STDBY 0x40000000U
4542 #define FLASH_OPTCR_IWDG_STOP 0x80000000U
4543 
4544 /******************* Bits definition for FLASH_OPTCR1 register ***************/
4545 #define FLASH_OPTCR1_BOOT_ADD0 0x0000FFFFU
4546 #define FLASH_OPTCR1_BOOT_ADD1 0xFFFF0000U
4547 
4548 /******************************************************************************/
4549 /* */
4550 /* Flexible Memory Controller */
4551 /* */
4552 /******************************************************************************/
4553 /****************** Bit definition for FMC_BCR1 register *******************/
4554 #define FMC_BCR1_MBKEN 0x00000001U
4555 #define FMC_BCR1_MUXEN 0x00000002U
4556 #define FMC_BCR1_MTYP 0x0000000CU
4557 #define FMC_BCR1_MTYP_0 0x00000004U
4558 #define FMC_BCR1_MTYP_1 0x00000008U
4559 #define FMC_BCR1_MWID 0x00000030U
4560 #define FMC_BCR1_MWID_0 0x00000010U
4561 #define FMC_BCR1_MWID_1 0x00000020U
4562 #define FMC_BCR1_FACCEN 0x00000040U
4563 #define FMC_BCR1_BURSTEN 0x00000100U
4564 #define FMC_BCR1_WAITPOL 0x00000200U
4565 #define FMC_BCR1_WRAPMOD 0x00000400U
4566 #define FMC_BCR1_WAITCFG 0x00000800U
4567 #define FMC_BCR1_WREN 0x00001000U
4568 #define FMC_BCR1_WAITEN 0x00002000U
4569 #define FMC_BCR1_EXTMOD 0x00004000U
4570 #define FMC_BCR1_ASYNCWAIT 0x00008000U
4571 #define FMC_BCR1_CPSIZE 0x00070000U
4572 #define FMC_BCR1_CPSIZE_0 0x00010000U
4573 #define FMC_BCR1_CPSIZE_1 0x00020000U
4574 #define FMC_BCR1_CPSIZE_2 0x00040000U
4575 #define FMC_BCR1_CBURSTRW 0x00080000U
4576 #define FMC_BCR1_CCLKEN 0x00100000U
4577 #define FMC_BCR1_WFDIS 0x00200000U
4579 /****************** Bit definition for FMC_BCR2 register *******************/
4580 #define FMC_BCR2_MBKEN 0x00000001U
4581 #define FMC_BCR2_MUXEN 0x00000002U
4582 #define FMC_BCR2_MTYP 0x0000000CU
4583 #define FMC_BCR2_MTYP_0 0x00000004U
4584 #define FMC_BCR2_MTYP_1 0x00000008U
4585 #define FMC_BCR2_MWID 0x00000030U
4586 #define FMC_BCR2_MWID_0 0x00000010U
4587 #define FMC_BCR2_MWID_1 0x00000020U
4588 #define FMC_BCR2_FACCEN 0x00000040U
4589 #define FMC_BCR2_BURSTEN 0x00000100U
4590 #define FMC_BCR2_WAITPOL 0x00000200U
4591 #define FMC_BCR2_WRAPMOD 0x00000400U
4592 #define FMC_BCR2_WAITCFG 0x00000800U
4593 #define FMC_BCR2_WREN 0x00001000U
4594 #define FMC_BCR2_WAITEN 0x00002000U
4595 #define FMC_BCR2_EXTMOD 0x00004000U
4596 #define FMC_BCR2_ASYNCWAIT 0x00008000U
4597 #define FMC_BCR2_CPSIZE 0x00070000U
4598 #define FMC_BCR2_CPSIZE_0 0x00010000U
4599 #define FMC_BCR2_CPSIZE_1 0x00020000U
4600 #define FMC_BCR2_CPSIZE_2 0x00040000U
4601 #define FMC_BCR2_CBURSTRW 0x00080000U
4603 /****************** Bit definition for FMC_BCR3 register *******************/
4604 #define FMC_BCR3_MBKEN 0x00000001U
4605 #define FMC_BCR3_MUXEN 0x00000002U
4606 #define FMC_BCR3_MTYP 0x0000000CU
4607 #define FMC_BCR3_MTYP_0 0x00000004U
4608 #define FMC_BCR3_MTYP_1 0x00000008U
4609 #define FMC_BCR3_MWID 0x00000030U
4610 #define FMC_BCR3_MWID_0 0x00000010U
4611 #define FMC_BCR3_MWID_1 0x00000020U
4612 #define FMC_BCR3_FACCEN 0x00000040U
4613 #define FMC_BCR3_BURSTEN 0x00000100U
4614 #define FMC_BCR3_WAITPOL 0x00000200U
4615 #define FMC_BCR3_WRAPMOD 0x00000400U
4616 #define FMC_BCR3_WAITCFG 0x00000800U
4617 #define FMC_BCR3_WREN 0x00001000U
4618 #define FMC_BCR3_WAITEN 0x00002000U
4619 #define FMC_BCR3_EXTMOD 0x00004000U
4620 #define FMC_BCR3_ASYNCWAIT 0x00008000U
4621 #define FMC_BCR3_CPSIZE 0x00070000U
4622 #define FMC_BCR3_CPSIZE_0 0x00010000U
4623 #define FMC_BCR3_CPSIZE_1 0x00020000U
4624 #define FMC_BCR3_CPSIZE_2 0x00040000U
4625 #define FMC_BCR3_CBURSTRW 0x00080000U
4627 /****************** Bit definition for FMC_BCR4 register *******************/
4628 #define FMC_BCR4_MBKEN 0x00000001U
4629 #define FMC_BCR4_MUXEN 0x00000002U
4630 #define FMC_BCR4_MTYP 0x0000000CU
4631 #define FMC_BCR4_MTYP_0 0x00000004U
4632 #define FMC_BCR4_MTYP_1 0x00000008U
4633 #define FMC_BCR4_MWID 0x00000030U
4634 #define FMC_BCR4_MWID_0 0x00000010U
4635 #define FMC_BCR4_MWID_1 0x00000020U
4636 #define FMC_BCR4_FACCEN 0x00000040U
4637 #define FMC_BCR4_BURSTEN 0x00000100U
4638 #define FMC_BCR4_WAITPOL 0x00000200U
4639 #define FMC_BCR4_WRAPMOD 0x00000400U
4640 #define FMC_BCR4_WAITCFG 0x00000800U
4641 #define FMC_BCR4_WREN 0x00001000U
4642 #define FMC_BCR4_WAITEN 0x00002000U
4643 #define FMC_BCR4_EXTMOD 0x00004000U
4644 #define FMC_BCR4_ASYNCWAIT 0x00008000U
4645 #define FMC_BCR4_CPSIZE 0x00070000U
4646 #define FMC_BCR4_CPSIZE_0 0x00010000U
4647 #define FMC_BCR4_CPSIZE_1 0x00020000U
4648 #define FMC_BCR4_CPSIZE_2 0x00040000U
4649 #define FMC_BCR4_CBURSTRW 0x00080000U
4651 /****************** Bit definition for FMC_BTR1 register ******************/
4652 #define FMC_BTR1_ADDSET 0x0000000FU
4653 #define FMC_BTR1_ADDSET_0 0x00000001U
4654 #define FMC_BTR1_ADDSET_1 0x00000002U
4655 #define FMC_BTR1_ADDSET_2 0x00000004U
4656 #define FMC_BTR1_ADDSET_3 0x00000008U
4657 #define FMC_BTR1_ADDHLD 0x000000F0U
4658 #define FMC_BTR1_ADDHLD_0 0x00000010U
4659 #define FMC_BTR1_ADDHLD_1 0x00000020U
4660 #define FMC_BTR1_ADDHLD_2 0x00000040U
4661 #define FMC_BTR1_ADDHLD_3 0x00000080U
4662 #define FMC_BTR1_DATAST 0x0000FF00U
4663 #define FMC_BTR1_DATAST_0 0x00000100U
4664 #define FMC_BTR1_DATAST_1 0x00000200U
4665 #define FMC_BTR1_DATAST_2 0x00000400U
4666 #define FMC_BTR1_DATAST_3 0x00000800U
4667 #define FMC_BTR1_DATAST_4 0x00001000U
4668 #define FMC_BTR1_DATAST_5 0x00002000U
4669 #define FMC_BTR1_DATAST_6 0x00004000U
4670 #define FMC_BTR1_DATAST_7 0x00008000U
4671 #define FMC_BTR1_BUSTURN 0x000F0000U
4672 #define FMC_BTR1_BUSTURN_0 0x00010000U
4673 #define FMC_BTR1_BUSTURN_1 0x00020000U
4674 #define FMC_BTR1_BUSTURN_2 0x00040000U
4675 #define FMC_BTR1_BUSTURN_3 0x00080000U
4676 #define FMC_BTR1_CLKDIV 0x00F00000U
4677 #define FMC_BTR1_CLKDIV_0 0x00100000U
4678 #define FMC_BTR1_CLKDIV_1 0x00200000U
4679 #define FMC_BTR1_CLKDIV_2 0x00400000U
4680 #define FMC_BTR1_CLKDIV_3 0x00800000U
4681 #define FMC_BTR1_DATLAT 0x0F000000U
4682 #define FMC_BTR1_DATLAT_0 0x01000000U
4683 #define FMC_BTR1_DATLAT_1 0x02000000U
4684 #define FMC_BTR1_DATLAT_2 0x04000000U
4685 #define FMC_BTR1_DATLAT_3 0x08000000U
4686 #define FMC_BTR1_ACCMOD 0x30000000U
4687 #define FMC_BTR1_ACCMOD_0 0x10000000U
4688 #define FMC_BTR1_ACCMOD_1 0x20000000U
4690 /****************** Bit definition for FMC_BTR2 register *******************/
4691 #define FMC_BTR2_ADDSET 0x0000000FU
4692 #define FMC_BTR2_ADDSET_0 0x00000001U
4693 #define FMC_BTR2_ADDSET_1 0x00000002U
4694 #define FMC_BTR2_ADDSET_2 0x00000004U
4695 #define FMC_BTR2_ADDSET_3 0x00000008U
4696 #define FMC_BTR2_ADDHLD 0x000000F0U
4697 #define FMC_BTR2_ADDHLD_0 0x00000010U
4698 #define FMC_BTR2_ADDHLD_1 0x00000020U
4699 #define FMC_BTR2_ADDHLD_2 0x00000040U
4700 #define FMC_BTR2_ADDHLD_3 0x00000080U
4701 #define FMC_BTR2_DATAST 0x0000FF00U
4702 #define FMC_BTR2_DATAST_0 0x00000100U
4703 #define FMC_BTR2_DATAST_1 0x00000200U
4704 #define FMC_BTR2_DATAST_2 0x00000400U
4705 #define FMC_BTR2_DATAST_3 0x00000800U
4706 #define FMC_BTR2_DATAST_4 0x00001000U
4707 #define FMC_BTR2_DATAST_5 0x00002000U
4708 #define FMC_BTR2_DATAST_6 0x00004000U
4709 #define FMC_BTR2_DATAST_7 0x00008000U
4710 #define FMC_BTR2_BUSTURN 0x000F0000U
4711 #define FMC_BTR2_BUSTURN_0 0x00010000U
4712 #define FMC_BTR2_BUSTURN_1 0x00020000U
4713 #define FMC_BTR2_BUSTURN_2 0x00040000U
4714 #define FMC_BTR2_BUSTURN_3 0x00080000U
4715 #define FMC_BTR2_CLKDIV 0x00F00000U
4716 #define FMC_BTR2_CLKDIV_0 0x00100000U
4717 #define FMC_BTR2_CLKDIV_1 0x00200000U
4718 #define FMC_BTR2_CLKDIV_2 0x00400000U
4719 #define FMC_BTR2_CLKDIV_3 0x00800000U
4720 #define FMC_BTR2_DATLAT 0x0F000000U
4721 #define FMC_BTR2_DATLAT_0 0x01000000U
4722 #define FMC_BTR2_DATLAT_1 0x02000000U
4723 #define FMC_BTR2_DATLAT_2 0x04000000U
4724 #define FMC_BTR2_DATLAT_3 0x08000000U
4725 #define FMC_BTR2_ACCMOD 0x30000000U
4726 #define FMC_BTR2_ACCMOD_0 0x10000000U
4727 #define FMC_BTR2_ACCMOD_1 0x20000000U
4729 /******************* Bit definition for FMC_BTR3 register *******************/
4730 #define FMC_BTR3_ADDSET 0x0000000FU
4731 #define FMC_BTR3_ADDSET_0 0x00000001U
4732 #define FMC_BTR3_ADDSET_1 0x00000002U
4733 #define FMC_BTR3_ADDSET_2 0x00000004U
4734 #define FMC_BTR3_ADDSET_3 0x00000008U
4735 #define FMC_BTR3_ADDHLD 0x000000F0U
4736 #define FMC_BTR3_ADDHLD_0 0x00000010U
4737 #define FMC_BTR3_ADDHLD_1 0x00000020U
4738 #define FMC_BTR3_ADDHLD_2 0x00000040U
4739 #define FMC_BTR3_ADDHLD_3 0x00000080U
4740 #define FMC_BTR3_DATAST 0x0000FF00U
4741 #define FMC_BTR3_DATAST_0 0x00000100U
4742 #define FMC_BTR3_DATAST_1 0x00000200U
4743 #define FMC_BTR3_DATAST_2 0x00000400U
4744 #define FMC_BTR3_DATAST_3 0x00000800U
4745 #define FMC_BTR3_DATAST_4 0x00001000U
4746 #define FMC_BTR3_DATAST_5 0x00002000U
4747 #define FMC_BTR3_DATAST_6 0x00004000U
4748 #define FMC_BTR3_DATAST_7 0x00008000U
4749 #define FMC_BTR3_BUSTURN 0x000F0000U
4750 #define FMC_BTR3_BUSTURN_0 0x00010000U
4751 #define FMC_BTR3_BUSTURN_1 0x00020000U
4752 #define FMC_BTR3_BUSTURN_2 0x00040000U
4753 #define FMC_BTR3_BUSTURN_3 0x00080000U
4754 #define FMC_BTR3_CLKDIV 0x00F00000U
4755 #define FMC_BTR3_CLKDIV_0 0x00100000U
4756 #define FMC_BTR3_CLKDIV_1 0x00200000U
4757 #define FMC_BTR3_CLKDIV_2 0x00400000U
4758 #define FMC_BTR3_CLKDIV_3 0x00800000U
4759 #define FMC_BTR3_DATLAT 0x0F000000U
4760 #define FMC_BTR3_DATLAT_0 0x01000000U
4761 #define FMC_BTR3_DATLAT_1 0x02000000U
4762 #define FMC_BTR3_DATLAT_2 0x04000000U
4763 #define FMC_BTR3_DATLAT_3 0x08000000U
4764 #define FMC_BTR3_ACCMOD 0x30000000U
4765 #define FMC_BTR3_ACCMOD_0 0x10000000U
4766 #define FMC_BTR3_ACCMOD_1 0x20000000U
4768 /****************** Bit definition for FMC_BTR4 register *******************/
4769 #define FMC_BTR4_ADDSET 0x0000000FU
4770 #define FMC_BTR4_ADDSET_0 0x00000001U
4771 #define FMC_BTR4_ADDSET_1 0x00000002U
4772 #define FMC_BTR4_ADDSET_2 0x00000004U
4773 #define FMC_BTR4_ADDSET_3 0x00000008U
4774 #define FMC_BTR4_ADDHLD 0x000000F0U
4775 #define FMC_BTR4_ADDHLD_0 0x00000010U
4776 #define FMC_BTR4_ADDHLD_1 0x00000020U
4777 #define FMC_BTR4_ADDHLD_2 0x00000040U
4778 #define FMC_BTR4_ADDHLD_3 0x00000080U
4779 #define FMC_BTR4_DATAST 0x0000FF00U
4780 #define FMC_BTR4_DATAST_0 0x00000100U
4781 #define FMC_BTR4_DATAST_1 0x00000200U
4782 #define FMC_BTR4_DATAST_2 0x00000400U
4783 #define FMC_BTR4_DATAST_3 0x00000800U
4784 #define FMC_BTR4_DATAST_4 0x00001000U
4785 #define FMC_BTR4_DATAST_5 0x00002000U
4786 #define FMC_BTR4_DATAST_6 0x00004000U
4787 #define FMC_BTR4_DATAST_7 0x00008000U
4788 #define FMC_BTR4_BUSTURN 0x000F0000U
4789 #define FMC_BTR4_BUSTURN_0 0x00010000U
4790 #define FMC_BTR4_BUSTURN_1 0x00020000U
4791 #define FMC_BTR4_BUSTURN_2 0x00040000U
4792 #define FMC_BTR4_BUSTURN_3 0x00080000U
4793 #define FMC_BTR4_CLKDIV 0x00F00000U
4794 #define FMC_BTR4_CLKDIV_0 0x00100000U
4795 #define FMC_BTR4_CLKDIV_1 0x00200000U
4796 #define FMC_BTR4_CLKDIV_2 0x00400000U
4797 #define FMC_BTR4_CLKDIV_3 0x00800000U
4798 #define FMC_BTR4_DATLAT 0x0F000000U
4799 #define FMC_BTR4_DATLAT_0 0x01000000U
4800 #define FMC_BTR4_DATLAT_1 0x02000000U
4801 #define FMC_BTR4_DATLAT_2 0x04000000U
4802 #define FMC_BTR4_DATLAT_3 0x08000000U
4803 #define FMC_BTR4_ACCMOD 0x30000000U
4804 #define FMC_BTR4_ACCMOD_0 0x10000000U
4805 #define FMC_BTR4_ACCMOD_1 0x20000000U
4807 /****************** Bit definition for FMC_BWTR1 register ******************/
4808 #define FMC_BWTR1_ADDSET 0x0000000FU
4809 #define FMC_BWTR1_ADDSET_0 0x00000001U
4810 #define FMC_BWTR1_ADDSET_1 0x00000002U
4811 #define FMC_BWTR1_ADDSET_2 0x00000004U
4812 #define FMC_BWTR1_ADDSET_3 0x00000008U
4813 #define FMC_BWTR1_ADDHLD 0x000000F0U
4814 #define FMC_BWTR1_ADDHLD_0 0x00000010U
4815 #define FMC_BWTR1_ADDHLD_1 0x00000020U
4816 #define FMC_BWTR1_ADDHLD_2 0x00000040U
4817 #define FMC_BWTR1_ADDHLD_3 0x00000080U
4818 #define FMC_BWTR1_DATAST 0x0000FF00U
4819 #define FMC_BWTR1_DATAST_0 0x00000100U
4820 #define FMC_BWTR1_DATAST_1 0x00000200U
4821 #define FMC_BWTR1_DATAST_2 0x00000400U
4822 #define FMC_BWTR1_DATAST_3 0x00000800U
4823 #define FMC_BWTR1_DATAST_4 0x00001000U
4824 #define FMC_BWTR1_DATAST_5 0x00002000U
4825 #define FMC_BWTR1_DATAST_6 0x00004000U
4826 #define FMC_BWTR1_DATAST_7 0x00008000U
4827 #define FMC_BWTR1_BUSTURN 0x000F0000U
4828 #define FMC_BWTR1_BUSTURN_0 0x00010000U
4829 #define FMC_BWTR1_BUSTURN_1 0x00020000U
4830 #define FMC_BWTR1_BUSTURN_2 0x00040000U
4831 #define FMC_BWTR1_BUSTURN_3 0x00080000U
4832 #define FMC_BWTR1_ACCMOD 0x30000000U
4833 #define FMC_BWTR1_ACCMOD_0 0x10000000U
4834 #define FMC_BWTR1_ACCMOD_1 0x20000000U
4836 /****************** Bit definition for FMC_BWTR2 register ******************/
4837 #define FMC_BWTR2_ADDSET 0x0000000FU
4838 #define FMC_BWTR2_ADDSET_0 0x00000001U
4839 #define FMC_BWTR2_ADDSET_1 0x00000002U
4840 #define FMC_BWTR2_ADDSET_2 0x00000004U
4841 #define FMC_BWTR2_ADDSET_3 0x00000008U
4842 #define FMC_BWTR2_ADDHLD 0x000000F0U
4843 #define FMC_BWTR2_ADDHLD_0 0x00000010U
4844 #define FMC_BWTR2_ADDHLD_1 0x00000020U
4845 #define FMC_BWTR2_ADDHLD_2 0x00000040U
4846 #define FMC_BWTR2_ADDHLD_3 0x00000080U
4847 #define FMC_BWTR2_DATAST 0x0000FF00U
4848 #define FMC_BWTR2_DATAST_0 0x00000100U
4849 #define FMC_BWTR2_DATAST_1 0x00000200U
4850 #define FMC_BWTR2_DATAST_2 0x00000400U
4851 #define FMC_BWTR2_DATAST_3 0x00000800U
4852 #define FMC_BWTR2_DATAST_4 0x00001000U
4853 #define FMC_BWTR2_DATAST_5 0x00002000U
4854 #define FMC_BWTR2_DATAST_6 0x00004000U
4855 #define FMC_BWTR2_DATAST_7 0x00008000U
4856 #define FMC_BWTR2_BUSTURN 0x000F0000U
4857 #define FMC_BWTR2_BUSTURN_0 0x00010000U
4858 #define FMC_BWTR2_BUSTURN_1 0x00020000U
4859 #define FMC_BWTR2_BUSTURN_2 0x00040000U
4860 #define FMC_BWTR2_BUSTURN_3 0x00080000U
4861 #define FMC_BWTR2_ACCMOD 0x30000000U
4862 #define FMC_BWTR2_ACCMOD_0 0x10000000U
4863 #define FMC_BWTR2_ACCMOD_1 0x20000000U
4865 /****************** Bit definition for FMC_BWTR3 register ******************/
4866 #define FMC_BWTR3_ADDSET 0x0000000FU
4867 #define FMC_BWTR3_ADDSET_0 0x00000001U
4868 #define FMC_BWTR3_ADDSET_1 0x00000002U
4869 #define FMC_BWTR3_ADDSET_2 0x00000004U
4870 #define FMC_BWTR3_ADDSET_3 0x00000008U
4871 #define FMC_BWTR3_ADDHLD 0x000000F0U
4872 #define FMC_BWTR3_ADDHLD_0 0x00000010U
4873 #define FMC_BWTR3_ADDHLD_1 0x00000020U
4874 #define FMC_BWTR3_ADDHLD_2 0x00000040U
4875 #define FMC_BWTR3_ADDHLD_3 0x00000080U
4876 #define FMC_BWTR3_DATAST 0x0000FF00U
4877 #define FMC_BWTR3_DATAST_0 0x00000100U
4878 #define FMC_BWTR3_DATAST_1 0x00000200U
4879 #define FMC_BWTR3_DATAST_2 0x00000400U
4880 #define FMC_BWTR3_DATAST_3 0x00000800U
4881 #define FMC_BWTR3_DATAST_4 0x00001000U
4882 #define FMC_BWTR3_DATAST_5 0x00002000U
4883 #define FMC_BWTR3_DATAST_6 0x00004000U
4884 #define FMC_BWTR3_DATAST_7 0x00008000U
4885 #define FMC_BWTR3_BUSTURN 0x000F0000U
4886 #define FMC_BWTR3_BUSTURN_0 0x00010000U
4887 #define FMC_BWTR3_BUSTURN_1 0x00020000U
4888 #define FMC_BWTR3_BUSTURN_2 0x00040000U
4889 #define FMC_BWTR3_BUSTURN_3 0x00080000U
4890 #define FMC_BWTR3_ACCMOD 0x30000000U
4891 #define FMC_BWTR3_ACCMOD_0 0x10000000U
4892 #define FMC_BWTR3_ACCMOD_1 0x20000000U
4894 /****************** Bit definition for FMC_BWTR4 register ******************/
4895 #define FMC_BWTR4_ADDSET 0x0000000FU
4896 #define FMC_BWTR4_ADDSET_0 0x00000001U
4897 #define FMC_BWTR4_ADDSET_1 0x00000002U
4898 #define FMC_BWTR4_ADDSET_2 0x00000004U
4899 #define FMC_BWTR4_ADDSET_3 0x00000008U
4900 #define FMC_BWTR4_ADDHLD 0x000000F0U
4901 #define FMC_BWTR4_ADDHLD_0 0x00000010U
4902 #define FMC_BWTR4_ADDHLD_1 0x00000020U
4903 #define FMC_BWTR4_ADDHLD_2 0x00000040U
4904 #define FMC_BWTR4_ADDHLD_3 0x00000080U
4905 #define FMC_BWTR4_DATAST 0x0000FF00U
4906 #define FMC_BWTR4_DATAST_0 0x00000100U
4907 #define FMC_BWTR4_DATAST_1 0x00000200U
4908 #define FMC_BWTR4_DATAST_2 0x00000400U
4909 #define FMC_BWTR4_DATAST_3 0x00000800U
4910 #define FMC_BWTR4_DATAST_4 0x00001000U
4911 #define FMC_BWTR4_DATAST_5 0x00002000U
4912 #define FMC_BWTR4_DATAST_6 0x00004000U
4913 #define FMC_BWTR4_DATAST_7 0x00008000U
4914 #define FMC_BWTR4_BUSTURN 0x000F0000U
4915 #define FMC_BWTR4_BUSTURN_0 0x00010000U
4916 #define FMC_BWTR4_BUSTURN_1 0x00020000U
4917 #define FMC_BWTR4_BUSTURN_2 0x00040000U
4918 #define FMC_BWTR4_BUSTURN_3 0x00080000U
4919 #define FMC_BWTR4_ACCMOD 0x30000000U
4920 #define FMC_BWTR4_ACCMOD_0 0x10000000U
4921 #define FMC_BWTR4_ACCMOD_1 0x20000000U
4923 /****************** Bit definition for FMC_PCR register *******************/
4924 #define FMC_PCR_PWAITEN 0x00000002U
4925 #define FMC_PCR_PBKEN 0x00000004U
4926 #define FMC_PCR_PTYP 0x00000008U
4927 #define FMC_PCR_PWID 0x00000030U
4928 #define FMC_PCR_PWID_0 0x00000010U
4929 #define FMC_PCR_PWID_1 0x00000020U
4930 #define FMC_PCR_ECCEN 0x00000040U
4931 #define FMC_PCR_TCLR 0x00001E00U
4932 #define FMC_PCR_TCLR_0 0x00000200U
4933 #define FMC_PCR_TCLR_1 0x00000400U
4934 #define FMC_PCR_TCLR_2 0x00000800U
4935 #define FMC_PCR_TCLR_3 0x00001000U
4936 #define FMC_PCR_TAR 0x0001E000U
4937 #define FMC_PCR_TAR_0 0x00002000U
4938 #define FMC_PCR_TAR_1 0x00004000U
4939 #define FMC_PCR_TAR_2 0x00008000U
4940 #define FMC_PCR_TAR_3 0x00010000U
4941 #define FMC_PCR_ECCPS 0x000E0000U
4942 #define FMC_PCR_ECCPS_0 0x00020000U
4943 #define FMC_PCR_ECCPS_1 0x00040000U
4944 #define FMC_PCR_ECCPS_2 0x00080000U
4946 /******************* Bit definition for FMC_SR register *******************/
4947 #define FMC_SR_IRS 0x01U
4948 #define FMC_SR_ILS 0x02U
4949 #define FMC_SR_IFS 0x04U
4950 #define FMC_SR_IREN 0x08U
4951 #define FMC_SR_ILEN 0x10U
4952 #define FMC_SR_IFEN 0x20U
4953 #define FMC_SR_FEMPT 0x40U
4955 /****************** Bit definition for FMC_PMEM register ******************/
4956 #define FMC_PMEM_MEMSET3 0x000000FFU
4957 #define FMC_PMEM_MEMSET3_0 0x00000001U
4958 #define FMC_PMEM_MEMSET3_1 0x00000002U
4959 #define FMC_PMEM_MEMSET3_2 0x00000004U
4960 #define FMC_PMEM_MEMSET3_3 0x00000008U
4961 #define FMC_PMEM_MEMSET3_4 0x00000010U
4962 #define FMC_PMEM_MEMSET3_5 0x00000020U
4963 #define FMC_PMEM_MEMSET3_6 0x00000040U
4964 #define FMC_PMEM_MEMSET3_7 0x00000080U
4965 #define FMC_PMEM_MEMWAIT3 0x0000FF00U
4966 #define FMC_PMEM_MEMWAIT3_0 0x00000100U
4967 #define FMC_PMEM_MEMWAIT3_1 0x00000200U
4968 #define FMC_PMEM_MEMWAIT3_2 0x00000400U
4969 #define FMC_PMEM_MEMWAIT3_3 0x00000800U
4970 #define FMC_PMEM_MEMWAIT3_4 0x00001000U
4971 #define FMC_PMEM_MEMWAIT3_5 0x00002000U
4972 #define FMC_PMEM_MEMWAIT3_6 0x00004000U
4973 #define FMC_PMEM_MEMWAIT3_7 0x00008000U
4974 #define FMC_PMEM_MEMHOLD3 0x00FF0000U
4975 #define FMC_PMEM_MEMHOLD3_0 0x00010000U
4976 #define FMC_PMEM_MEMHOLD3_1 0x00020000U
4977 #define FMC_PMEM_MEMHOLD3_2 0x00040000U
4978 #define FMC_PMEM_MEMHOLD3_3 0x00080000U
4979 #define FMC_PMEM_MEMHOLD3_4 0x00100000U
4980 #define FMC_PMEM_MEMHOLD3_5 0x00200000U
4981 #define FMC_PMEM_MEMHOLD3_6 0x00400000U
4982 #define FMC_PMEM_MEMHOLD3_7 0x00800000U
4983 #define FMC_PMEM_MEMHIZ3 0xFF000000U
4984 #define FMC_PMEM_MEMHIZ3_0 0x01000000U
4985 #define FMC_PMEM_MEMHIZ3_1 0x02000000U
4986 #define FMC_PMEM_MEMHIZ3_2 0x04000000U
4987 #define FMC_PMEM_MEMHIZ3_3 0x08000000U
4988 #define FMC_PMEM_MEMHIZ3_4 0x10000000U
4989 #define FMC_PMEM_MEMHIZ3_5 0x20000000U
4990 #define FMC_PMEM_MEMHIZ3_6 0x40000000U
4991 #define FMC_PMEM_MEMHIZ3_7 0x80000000U
4993 /****************** Bit definition for FMC_PATT register ******************/
4994 #define FMC_PATT_ATTSET3 0x000000FFU
4995 #define FMC_PATT_ATTSET3_0 0x00000001U
4996 #define FMC_PATT_ATTSET3_1 0x00000002U
4997 #define FMC_PATT_ATTSET3_2 0x00000004U
4998 #define FMC_PATT_ATTSET3_3 0x00000008U
4999 #define FMC_PATT_ATTSET3_4 0x00000010U
5000 #define FMC_PATT_ATTSET3_5 0x00000020U
5001 #define FMC_PATT_ATTSET3_6 0x00000040U
5002 #define FMC_PATT_ATTSET3_7 0x00000080U
5003 #define FMC_PATT_ATTWAIT3 0x0000FF00U
5004 #define FMC_PATT_ATTWAIT3_0 0x00000100U
5005 #define FMC_PATT_ATTWAIT3_1 0x00000200U
5006 #define FMC_PATT_ATTWAIT3_2 0x00000400U
5007 #define FMC_PATT_ATTWAIT3_3 0x00000800U
5008 #define FMC_PATT_ATTWAIT3_4 0x00001000U
5009 #define FMC_PATT_ATTWAIT3_5 0x00002000U
5010 #define FMC_PATT_ATTWAIT3_6 0x00004000U
5011 #define FMC_PATT_ATTWAIT3_7 0x00008000U
5012 #define FMC_PATT_ATTHOLD3 0x00FF0000U
5013 #define FMC_PATT_ATTHOLD3_0 0x00010000U
5014 #define FMC_PATT_ATTHOLD3_1 0x00020000U
5015 #define FMC_PATT_ATTHOLD3_2 0x00040000U
5016 #define FMC_PATT_ATTHOLD3_3 0x00080000U
5017 #define FMC_PATT_ATTHOLD3_4 0x00100000U
5018 #define FMC_PATT_ATTHOLD3_5 0x00200000U
5019 #define FMC_PATT_ATTHOLD3_6 0x00400000U
5020 #define FMC_PATT_ATTHOLD3_7 0x00800000U
5021 #define FMC_PATT_ATTHIZ3 0xFF000000U
5022 #define FMC_PATT_ATTHIZ3_0 0x01000000U
5023 #define FMC_PATT_ATTHIZ3_1 0x02000000U
5024 #define FMC_PATT_ATTHIZ3_2 0x04000000U
5025 #define FMC_PATT_ATTHIZ3_3 0x08000000U
5026 #define FMC_PATT_ATTHIZ3_4 0x10000000U
5027 #define FMC_PATT_ATTHIZ3_5 0x20000000U
5028 #define FMC_PATT_ATTHIZ3_6 0x40000000U
5029 #define FMC_PATT_ATTHIZ3_7 0x80000000U
5031 /****************** Bit definition for FMC_ECCR register ******************/
5032 #define FMC_ECCR_ECC3 0xFFFFFFFFU
5034 /****************** Bit definition for FMC_SDCR1 register ******************/
5035 #define FMC_SDCR1_NC 0x00000003U
5036 #define FMC_SDCR1_NC_0 0x00000001U
5037 #define FMC_SDCR1_NC_1 0x00000002U
5038 #define FMC_SDCR1_NR 0x0000000CU
5039 #define FMC_SDCR1_NR_0 0x00000004U
5040 #define FMC_SDCR1_NR_1 0x00000008U
5041 #define FMC_SDCR1_MWID 0x00000030U
5042 #define FMC_SDCR1_MWID_0 0x00000010U
5043 #define FMC_SDCR1_MWID_1 0x00000020U
5044 #define FMC_SDCR1_NB 0x00000040U
5045 #define FMC_SDCR1_CAS 0x00000180U
5046 #define FMC_SDCR1_CAS_0 0x00000080U
5047 #define FMC_SDCR1_CAS_1 0x00000100U
5048 #define FMC_SDCR1_WP 0x00000200U
5049 #define FMC_SDCR1_SDCLK 0x00000C00U
5050 #define FMC_SDCR1_SDCLK_0 0x00000400U
5051 #define FMC_SDCR1_SDCLK_1 0x00000800U
5052 #define FMC_SDCR1_RBURST 0x00001000U
5053 #define FMC_SDCR1_RPIPE 0x00006000U
5054 #define FMC_SDCR1_RPIPE_0 0x00002000U
5055 #define FMC_SDCR1_RPIPE_1 0x00004000U
5057 /****************** Bit definition for FMC_SDCR2 register ******************/
5058 #define FMC_SDCR2_NC 0x00000003U
5059 #define FMC_SDCR2_NC_0 0x00000001U
5060 #define FMC_SDCR2_NC_1 0x00000002U
5061 #define FMC_SDCR2_NR 0x0000000CU
5062 #define FMC_SDCR2_NR_0 0x00000004U
5063 #define FMC_SDCR2_NR_1 0x00000008U
5064 #define FMC_SDCR2_MWID 0x00000030U
5065 #define FMC_SDCR2_MWID_0 0x00000010U
5066 #define FMC_SDCR2_MWID_1 0x00000020U
5067 #define FMC_SDCR2_NB 0x00000040U
5068 #define FMC_SDCR2_CAS 0x00000180U
5069 #define FMC_SDCR2_CAS_0 0x00000080U
5070 #define FMC_SDCR2_CAS_1 0x00000100U
5071 #define FMC_SDCR2_WP 0x00000200U
5072 #define FMC_SDCR2_SDCLK 0x00000C00U
5073 #define FMC_SDCR2_SDCLK_0 0x00000400U
5074 #define FMC_SDCR2_SDCLK_1 0x00000800U
5075 #define FMC_SDCR2_RBURST 0x00001000U
5076 #define FMC_SDCR2_RPIPE 0x00006000U
5077 #define FMC_SDCR2_RPIPE_0 0x00002000U
5078 #define FMC_SDCR2_RPIPE_1 0x00004000U
5080 /****************** Bit definition for FMC_SDTR1 register ******************/
5081 #define FMC_SDTR1_TMRD 0x0000000FU
5082 #define FMC_SDTR1_TMRD_0 0x00000001U
5083 #define FMC_SDTR1_TMRD_1 0x00000002U
5084 #define FMC_SDTR1_TMRD_2 0x00000004U
5085 #define FMC_SDTR1_TMRD_3 0x00000008U
5086 #define FMC_SDTR1_TXSR 0x000000F0U
5087 #define FMC_SDTR1_TXSR_0 0x00000010U
5088 #define FMC_SDTR1_TXSR_1 0x00000020U
5089 #define FMC_SDTR1_TXSR_2 0x00000040U
5090 #define FMC_SDTR1_TXSR_3 0x00000080U
5091 #define FMC_SDTR1_TRAS 0x00000F00U
5092 #define FMC_SDTR1_TRAS_0 0x00000100U
5093 #define FMC_SDTR1_TRAS_1 0x00000200U
5094 #define FMC_SDTR1_TRAS_2 0x00000400U
5095 #define FMC_SDTR1_TRAS_3 0x00000800U
5096 #define FMC_SDTR1_TRC 0x0000F000U
5097 #define FMC_SDTR1_TRC_0 0x00001000U
5098 #define FMC_SDTR1_TRC_1 0x00002000U
5099 #define FMC_SDTR1_TRC_2 0x00004000U
5100 #define FMC_SDTR1_TWR 0x000F0000U
5101 #define FMC_SDTR1_TWR_0 0x00010000U
5102 #define FMC_SDTR1_TWR_1 0x00020000U
5103 #define FMC_SDTR1_TWR_2 0x00040000U
5104 #define FMC_SDTR1_TRP 0x00F00000U
5105 #define FMC_SDTR1_TRP_0 0x00100000U
5106 #define FMC_SDTR1_TRP_1 0x00200000U
5107 #define FMC_SDTR1_TRP_2 0x00400000U
5108 #define FMC_SDTR1_TRCD 0x0F000000U
5109 #define FMC_SDTR1_TRCD_0 0x01000000U
5110 #define FMC_SDTR1_TRCD_1 0x02000000U
5111 #define FMC_SDTR1_TRCD_2 0x04000000U
5113 /****************** Bit definition for FMC_SDTR2 register ******************/
5114 #define FMC_SDTR2_TMRD 0x0000000FU
5115 #define FMC_SDTR2_TMRD_0 0x00000001U
5116 #define FMC_SDTR2_TMRD_1 0x00000002U
5117 #define FMC_SDTR2_TMRD_2 0x00000004U
5118 #define FMC_SDTR2_TMRD_3 0x00000008U
5119 #define FMC_SDTR2_TXSR 0x000000F0U
5120 #define FMC_SDTR2_TXSR_0 0x00000010U
5121 #define FMC_SDTR2_TXSR_1 0x00000020U
5122 #define FMC_SDTR2_TXSR_2 0x00000040U
5123 #define FMC_SDTR2_TXSR_3 0x00000080U
5124 #define FMC_SDTR2_TRAS 0x00000F00U
5125 #define FMC_SDTR2_TRAS_0 0x00000100U
5126 #define FMC_SDTR2_TRAS_1 0x00000200U
5127 #define FMC_SDTR2_TRAS_2 0x00000400U
5128 #define FMC_SDTR2_TRAS_3 0x00000800U
5129 #define FMC_SDTR2_TRC 0x0000F000U
5130 #define FMC_SDTR2_TRC_0 0x00001000U
5131 #define FMC_SDTR2_TRC_1 0x00002000U
5132 #define FMC_SDTR2_TRC_2 0x00004000U
5133 #define FMC_SDTR2_TWR 0x000F0000U
5134 #define FMC_SDTR2_TWR_0 0x00010000U
5135 #define FMC_SDTR2_TWR_1 0x00020000U
5136 #define FMC_SDTR2_TWR_2 0x00040000U
5137 #define FMC_SDTR2_TRP 0x00F00000U
5138 #define FMC_SDTR2_TRP_0 0x00100000U
5139 #define FMC_SDTR2_TRP_1 0x00200000U
5140 #define FMC_SDTR2_TRP_2 0x00400000U
5141 #define FMC_SDTR2_TRCD 0x0F000000U
5142 #define FMC_SDTR2_TRCD_0 0x01000000U
5143 #define FMC_SDTR2_TRCD_1 0x02000000U
5144 #define FMC_SDTR2_TRCD_2 0x04000000U
5146 /****************** Bit definition for FMC_SDCMR register ******************/
5147 #define FMC_SDCMR_MODE 0x00000007U
5148 #define FMC_SDCMR_MODE_0 0x00000001U
5149 #define FMC_SDCMR_MODE_1 0x00000002U
5150 #define FMC_SDCMR_MODE_2 0x00000003U
5151 #define FMC_SDCMR_CTB2 0x00000008U
5152 #define FMC_SDCMR_CTB1 0x00000010U
5153 #define FMC_SDCMR_NRFS 0x000001E0U
5154 #define FMC_SDCMR_NRFS_0 0x00000020U
5155 #define FMC_SDCMR_NRFS_1 0x00000040U
5156 #define FMC_SDCMR_NRFS_2 0x00000080U
5157 #define FMC_SDCMR_NRFS_3 0x00000100U
5158 #define FMC_SDCMR_MRD 0x003FFE00U
5160 /****************** Bit definition for FMC_SDRTR register ******************/
5161 #define FMC_SDRTR_CRE 0x00000001U
5162 #define FMC_SDRTR_COUNT 0x00003FFEU
5163 #define FMC_SDRTR_REIE 0x00004000U
5165 /****************** Bit definition for FMC_SDSR register ******************/
5166 #define FMC_SDSR_RE 0x00000001U
5167 #define FMC_SDSR_MODES1 0x00000006U
5168 #define FMC_SDSR_MODES1_0 0x00000002U
5169 #define FMC_SDSR_MODES1_1 0x00000004U
5170 #define FMC_SDSR_MODES2 0x00000018U
5171 #define FMC_SDSR_MODES2_0 0x00000008U
5172 #define FMC_SDSR_MODES2_1 0x00000010U
5173 #define FMC_SDSR_BUSY 0x00000020U
5175 /******************************************************************************/
5176 /* */
5177 /* General Purpose I/O */
5178 /* */
5179 /******************************************************************************/
5180 /****************** Bits definition for GPIO_MODER register *****************/
5181 #define GPIO_MODER_MODER0 0x00000003U
5182 #define GPIO_MODER_MODER0_0 0x00000001U
5183 #define GPIO_MODER_MODER0_1 0x00000002U
5184 #define GPIO_MODER_MODER1 0x0000000CU
5185 #define GPIO_MODER_MODER1_0 0x00000004U
5186 #define GPIO_MODER_MODER1_1 0x00000008U
5187 #define GPIO_MODER_MODER2 0x00000030U
5188 #define GPIO_MODER_MODER2_0 0x00000010U
5189 #define GPIO_MODER_MODER2_1 0x00000020U
5190 #define GPIO_MODER_MODER3 0x000000C0U
5191 #define GPIO_MODER_MODER3_0 0x00000040U
5192 #define GPIO_MODER_MODER3_1 0x00000080U
5193 #define GPIO_MODER_MODER4 0x00000300U
5194 #define GPIO_MODER_MODER4_0 0x00000100U
5195 #define GPIO_MODER_MODER4_1 0x00000200U
5196 #define GPIO_MODER_MODER5 0x00000C00U
5197 #define GPIO_MODER_MODER5_0 0x00000400U
5198 #define GPIO_MODER_MODER5_1 0x00000800U
5199 #define GPIO_MODER_MODER6 0x00003000U
5200 #define GPIO_MODER_MODER6_0 0x00001000U
5201 #define GPIO_MODER_MODER6_1 0x00002000U
5202 #define GPIO_MODER_MODER7 0x0000C000U
5203 #define GPIO_MODER_MODER7_0 0x00004000U
5204 #define GPIO_MODER_MODER7_1 0x00008000U
5205 #define GPIO_MODER_MODER8 0x00030000U
5206 #define GPIO_MODER_MODER8_0 0x00010000U
5207 #define GPIO_MODER_MODER8_1 0x00020000U
5208 #define GPIO_MODER_MODER9 0x000C0000U
5209 #define GPIO_MODER_MODER9_0 0x00040000U
5210 #define GPIO_MODER_MODER9_1 0x00080000U
5211 #define GPIO_MODER_MODER10 0x00300000U
5212 #define GPIO_MODER_MODER10_0 0x00100000U
5213 #define GPIO_MODER_MODER10_1 0x00200000U
5214 #define GPIO_MODER_MODER11 0x00C00000U
5215 #define GPIO_MODER_MODER11_0 0x00400000U
5216 #define GPIO_MODER_MODER11_1 0x00800000U
5217 #define GPIO_MODER_MODER12 0x03000000U
5218 #define GPIO_MODER_MODER12_0 0x01000000U
5219 #define GPIO_MODER_MODER12_1 0x02000000U
5220 #define GPIO_MODER_MODER13 0x0C000000U
5221 #define GPIO_MODER_MODER13_0 0x04000000U
5222 #define GPIO_MODER_MODER13_1 0x08000000U
5223 #define GPIO_MODER_MODER14 0x30000000U
5224 #define GPIO_MODER_MODER14_0 0x10000000U
5225 #define GPIO_MODER_MODER14_1 0x20000000U
5226 #define GPIO_MODER_MODER15 0xC0000000U
5227 #define GPIO_MODER_MODER15_0 0x40000000U
5228 #define GPIO_MODER_MODER15_1 0x80000000U
5229 
5230 /****************** Bits definition for GPIO_OTYPER register ****************/
5231 #define GPIO_OTYPER_OT_0 0x00000001U
5232 #define GPIO_OTYPER_OT_1 0x00000002U
5233 #define GPIO_OTYPER_OT_2 0x00000004U
5234 #define GPIO_OTYPER_OT_3 0x00000008U
5235 #define GPIO_OTYPER_OT_4 0x00000010U
5236 #define GPIO_OTYPER_OT_5 0x00000020U
5237 #define GPIO_OTYPER_OT_6 0x00000040U
5238 #define GPIO_OTYPER_OT_7 0x00000080U
5239 #define GPIO_OTYPER_OT_8 0x00000100U
5240 #define GPIO_OTYPER_OT_9 0x00000200U
5241 #define GPIO_OTYPER_OT_10 0x00000400U
5242 #define GPIO_OTYPER_OT_11 0x00000800U
5243 #define GPIO_OTYPER_OT_12 0x00001000U
5244 #define GPIO_OTYPER_OT_13 0x00002000U
5245 #define GPIO_OTYPER_OT_14 0x00004000U
5246 #define GPIO_OTYPER_OT_15 0x00008000U
5247 
5248 /****************** Bits definition for GPIO_OSPEEDR register ***************/
5249 #define GPIO_OSPEEDER_OSPEEDR0 0x00000003U
5250 #define GPIO_OSPEEDER_OSPEEDR0_0 0x00000001U
5251 #define GPIO_OSPEEDER_OSPEEDR0_1 0x00000002U
5252 #define GPIO_OSPEEDER_OSPEEDR1 0x0000000CU
5253 #define GPIO_OSPEEDER_OSPEEDR1_0 0x00000004U
5254 #define GPIO_OSPEEDER_OSPEEDR1_1 0x00000008U
5255 #define GPIO_OSPEEDER_OSPEEDR2 0x00000030U
5256 #define GPIO_OSPEEDER_OSPEEDR2_0 0x00000010U
5257 #define GPIO_OSPEEDER_OSPEEDR2_1 0x00000020U
5258 #define GPIO_OSPEEDER_OSPEEDR3 0x000000C0U
5259 #define GPIO_OSPEEDER_OSPEEDR3_0 0x00000040U
5260 #define GPIO_OSPEEDER_OSPEEDR3_1 0x00000080U
5261 #define GPIO_OSPEEDER_OSPEEDR4 0x00000300U
5262 #define GPIO_OSPEEDER_OSPEEDR4_0 0x00000100U
5263 #define GPIO_OSPEEDER_OSPEEDR4_1 0x00000200U
5264 #define GPIO_OSPEEDER_OSPEEDR5 0x00000C00U
5265 #define GPIO_OSPEEDER_OSPEEDR5_0 0x00000400U
5266 #define GPIO_OSPEEDER_OSPEEDR5_1 0x00000800U
5267 #define GPIO_OSPEEDER_OSPEEDR6 0x00003000U
5268 #define GPIO_OSPEEDER_OSPEEDR6_0 0x00001000U
5269 #define GPIO_OSPEEDER_OSPEEDR6_1 0x00002000U
5270 #define GPIO_OSPEEDER_OSPEEDR7 0x0000C000U
5271 #define GPIO_OSPEEDER_OSPEEDR7_0 0x00004000U
5272 #define GPIO_OSPEEDER_OSPEEDR7_1 0x00008000U
5273 #define GPIO_OSPEEDER_OSPEEDR8 0x00030000U
5274 #define GPIO_OSPEEDER_OSPEEDR8_0 0x00010000U
5275 #define GPIO_OSPEEDER_OSPEEDR8_1 0x00020000U
5276 #define GPIO_OSPEEDER_OSPEEDR9 0x000C0000U
5277 #define GPIO_OSPEEDER_OSPEEDR9_0 0x00040000U
5278 #define GPIO_OSPEEDER_OSPEEDR9_1 0x00080000U
5279 #define GPIO_OSPEEDER_OSPEEDR10 0x00300000U
5280 #define GPIO_OSPEEDER_OSPEEDR10_0 0x00100000U
5281 #define GPIO_OSPEEDER_OSPEEDR10_1 0x00200000U
5282 #define GPIO_OSPEEDER_OSPEEDR11 0x00C00000U
5283 #define GPIO_OSPEEDER_OSPEEDR11_0 0x00400000U
5284 #define GPIO_OSPEEDER_OSPEEDR11_1 0x00800000U
5285 #define GPIO_OSPEEDER_OSPEEDR12 0x03000000U
5286 #define GPIO_OSPEEDER_OSPEEDR12_0 0x01000000U
5287 #define GPIO_OSPEEDER_OSPEEDR12_1 0x02000000U
5288 #define GPIO_OSPEEDER_OSPEEDR13 0x0C000000U
5289 #define GPIO_OSPEEDER_OSPEEDR13_0 0x04000000U
5290 #define GPIO_OSPEEDER_OSPEEDR13_1 0x08000000U
5291 #define GPIO_OSPEEDER_OSPEEDR14 0x30000000U
5292 #define GPIO_OSPEEDER_OSPEEDR14_0 0x10000000U
5293 #define GPIO_OSPEEDER_OSPEEDR14_1 0x20000000U
5294 #define GPIO_OSPEEDER_OSPEEDR15 0xC0000000U
5295 #define GPIO_OSPEEDER_OSPEEDR15_0 0x40000000U
5296 #define GPIO_OSPEEDER_OSPEEDR15_1 0x80000000U
5297 
5298 /****************** Bits definition for GPIO_PUPDR register *****************/
5299 #define GPIO_PUPDR_PUPDR0 0x00000003U
5300 #define GPIO_PUPDR_PUPDR0_0 0x00000001U
5301 #define GPIO_PUPDR_PUPDR0_1 0x00000002U
5302 #define GPIO_PUPDR_PUPDR1 0x0000000CU
5303 #define GPIO_PUPDR_PUPDR1_0 0x00000004U
5304 #define GPIO_PUPDR_PUPDR1_1 0x00000008U
5305 #define GPIO_PUPDR_PUPDR2 0x00000030U
5306 #define GPIO_PUPDR_PUPDR2_0 0x00000010U
5307 #define GPIO_PUPDR_PUPDR2_1 0x00000020U
5308 #define GPIO_PUPDR_PUPDR3 0x000000C0U
5309 #define GPIO_PUPDR_PUPDR3_0 0x00000040U
5310 #define GPIO_PUPDR_PUPDR3_1 0x00000080U
5311 #define GPIO_PUPDR_PUPDR4 0x00000300U
5312 #define GPIO_PUPDR_PUPDR4_0 0x00000100U
5313 #define GPIO_PUPDR_PUPDR4_1 0x00000200U
5314 #define GPIO_PUPDR_PUPDR5 0x00000C00U
5315 #define GPIO_PUPDR_PUPDR5_0 0x00000400U
5316 #define GPIO_PUPDR_PUPDR5_1 0x00000800U
5317 #define GPIO_PUPDR_PUPDR6 0x00003000U
5318 #define GPIO_PUPDR_PUPDR6_0 0x00001000U
5319 #define GPIO_PUPDR_PUPDR6_1 0x00002000U
5320 #define GPIO_PUPDR_PUPDR7 0x0000C000U
5321 #define GPIO_PUPDR_PUPDR7_0 0x00004000U
5322 #define GPIO_PUPDR_PUPDR7_1 0x00008000U
5323 #define GPIO_PUPDR_PUPDR8 0x00030000U
5324 #define GPIO_PUPDR_PUPDR8_0 0x00010000U
5325 #define GPIO_PUPDR_PUPDR8_1 0x00020000U
5326 #define GPIO_PUPDR_PUPDR9 0x000C0000U
5327 #define GPIO_PUPDR_PUPDR9_0 0x00040000U
5328 #define GPIO_PUPDR_PUPDR9_1 0x00080000U
5329 #define GPIO_PUPDR_PUPDR10 0x00300000U
5330 #define GPIO_PUPDR_PUPDR10_0 0x00100000U
5331 #define GPIO_PUPDR_PUPDR10_1 0x00200000U
5332 #define GPIO_PUPDR_PUPDR11 0x00C00000U
5333 #define GPIO_PUPDR_PUPDR11_0 0x00400000U
5334 #define GPIO_PUPDR_PUPDR11_1 0x00800000U
5335 #define GPIO_PUPDR_PUPDR12 0x03000000U
5336 #define GPIO_PUPDR_PUPDR12_0 0x01000000U
5337 #define GPIO_PUPDR_PUPDR12_1 0x02000000U
5338 #define GPIO_PUPDR_PUPDR13 0x0C000000U
5339 #define GPIO_PUPDR_PUPDR13_0 0x04000000U
5340 #define GPIO_PUPDR_PUPDR13_1 0x08000000U
5341 #define GPIO_PUPDR_PUPDR14 0x30000000U
5342 #define GPIO_PUPDR_PUPDR14_0 0x10000000U
5343 #define GPIO_PUPDR_PUPDR14_1 0x20000000U
5344 #define GPIO_PUPDR_PUPDR15 0xC0000000U
5345 #define GPIO_PUPDR_PUPDR15_0 0x40000000U
5346 #define GPIO_PUPDR_PUPDR15_1 0x80000000U
5347 
5348 /****************** Bits definition for GPIO_IDR register *******************/
5349 #define GPIO_IDR_IDR_0 0x00000001U
5350 #define GPIO_IDR_IDR_1 0x00000002U
5351 #define GPIO_IDR_IDR_2 0x00000004U
5352 #define GPIO_IDR_IDR_3 0x00000008U
5353 #define GPIO_IDR_IDR_4 0x00000010U
5354 #define GPIO_IDR_IDR_5 0x00000020U
5355 #define GPIO_IDR_IDR_6 0x00000040U
5356 #define GPIO_IDR_IDR_7 0x00000080U
5357 #define GPIO_IDR_IDR_8 0x00000100U
5358 #define GPIO_IDR_IDR_9 0x00000200U
5359 #define GPIO_IDR_IDR_10 0x00000400U
5360 #define GPIO_IDR_IDR_11 0x00000800U
5361 #define GPIO_IDR_IDR_12 0x00001000U
5362 #define GPIO_IDR_IDR_13 0x00002000U
5363 #define GPIO_IDR_IDR_14 0x00004000U
5364 #define GPIO_IDR_IDR_15 0x00008000U
5365 
5366 /****************** Bits definition for GPIO_ODR register *******************/
5367 #define GPIO_ODR_ODR_0 0x00000001U
5368 #define GPIO_ODR_ODR_1 0x00000002U
5369 #define GPIO_ODR_ODR_2 0x00000004U
5370 #define GPIO_ODR_ODR_3 0x00000008U
5371 #define GPIO_ODR_ODR_4 0x00000010U
5372 #define GPIO_ODR_ODR_5 0x00000020U
5373 #define GPIO_ODR_ODR_6 0x00000040U
5374 #define GPIO_ODR_ODR_7 0x00000080U
5375 #define GPIO_ODR_ODR_8 0x00000100U
5376 #define GPIO_ODR_ODR_9 0x00000200U
5377 #define GPIO_ODR_ODR_10 0x00000400U
5378 #define GPIO_ODR_ODR_11 0x00000800U
5379 #define GPIO_ODR_ODR_12 0x00001000U
5380 #define GPIO_ODR_ODR_13 0x00002000U
5381 #define GPIO_ODR_ODR_14 0x00004000U
5382 #define GPIO_ODR_ODR_15 0x00008000U
5383 
5384 /****************** Bits definition for GPIO_BSRR register ******************/
5385 #define GPIO_BSRR_BS_0 0x00000001U
5386 #define GPIO_BSRR_BS_1 0x00000002U
5387 #define GPIO_BSRR_BS_2 0x00000004U
5388 #define GPIO_BSRR_BS_3 0x00000008U
5389 #define GPIO_BSRR_BS_4 0x00000010U
5390 #define GPIO_BSRR_BS_5 0x00000020U
5391 #define GPIO_BSRR_BS_6 0x00000040U
5392 #define GPIO_BSRR_BS_7 0x00000080U
5393 #define GPIO_BSRR_BS_8 0x00000100U
5394 #define GPIO_BSRR_BS_9 0x00000200U
5395 #define GPIO_BSRR_BS_10 0x00000400U
5396 #define GPIO_BSRR_BS_11 0x00000800U
5397 #define GPIO_BSRR_BS_12 0x00001000U
5398 #define GPIO_BSRR_BS_13 0x00002000U
5399 #define GPIO_BSRR_BS_14 0x00004000U
5400 #define GPIO_BSRR_BS_15 0x00008000U
5401 #define GPIO_BSRR_BR_0 0x00010000U
5402 #define GPIO_BSRR_BR_1 0x00020000U
5403 #define GPIO_BSRR_BR_2 0x00040000U
5404 #define GPIO_BSRR_BR_3 0x00080000U
5405 #define GPIO_BSRR_BR_4 0x00100000U
5406 #define GPIO_BSRR_BR_5 0x00200000U
5407 #define GPIO_BSRR_BR_6 0x00400000U
5408 #define GPIO_BSRR_BR_7 0x00800000U
5409 #define GPIO_BSRR_BR_8 0x01000000U
5410 #define GPIO_BSRR_BR_9 0x02000000U
5411 #define GPIO_BSRR_BR_10 0x04000000U
5412 #define GPIO_BSRR_BR_11 0x08000000U
5413 #define GPIO_BSRR_BR_12 0x10000000U
5414 #define GPIO_BSRR_BR_13 0x20000000U
5415 #define GPIO_BSRR_BR_14 0x40000000U
5416 #define GPIO_BSRR_BR_15 0x80000000U
5417 
5418 /****************** Bit definition for GPIO_LCKR register *********************/
5419 #define GPIO_LCKR_LCK0 0x00000001U
5420 #define GPIO_LCKR_LCK1 0x00000002U
5421 #define GPIO_LCKR_LCK2 0x00000004U
5422 #define GPIO_LCKR_LCK3 0x00000008U
5423 #define GPIO_LCKR_LCK4 0x00000010U
5424 #define GPIO_LCKR_LCK5 0x00000020U
5425 #define GPIO_LCKR_LCK6 0x00000040U
5426 #define GPIO_LCKR_LCK7 0x00000080U
5427 #define GPIO_LCKR_LCK8 0x00000100U
5428 #define GPIO_LCKR_LCK9 0x00000200U
5429 #define GPIO_LCKR_LCK10 0x00000400U
5430 #define GPIO_LCKR_LCK11 0x00000800U
5431 #define GPIO_LCKR_LCK12 0x00001000U
5432 #define GPIO_LCKR_LCK13 0x00002000U
5433 #define GPIO_LCKR_LCK14 0x00004000U
5434 #define GPIO_LCKR_LCK15 0x00008000U
5435 #define GPIO_LCKR_LCKK 0x00010000U
5436 
5437 /******************************************************************************/
5438 /* */
5439 /* HASH */
5440 /* */
5441 /******************************************************************************/
5442 /****************** Bits definition for HASH_CR register ********************/
5443 #define HASH_CR_INIT 0x00000004U
5444 #define HASH_CR_DMAE 0x00000008U
5445 #define HASH_CR_DATATYPE 0x00000030U
5446 #define HASH_CR_DATATYPE_0 0x00000010U
5447 #define HASH_CR_DATATYPE_1 0x00000020U
5448 #define HASH_CR_MODE 0x00000040U
5449 #define HASH_CR_ALGO 0x00040080U
5450 #define HASH_CR_ALGO_0 0x00000080U
5451 #define HASH_CR_ALGO_1 0x00040000U
5452 #define HASH_CR_NBW 0x00000F00U
5453 #define HASH_CR_NBW_0 0x00000100U
5454 #define HASH_CR_NBW_1 0x00000200U
5455 #define HASH_CR_NBW_2 0x00000400U
5456 #define HASH_CR_NBW_3 0x00000800U
5457 #define HASH_CR_DINNE 0x00001000U
5458 #define HASH_CR_MDMAT 0x00002000U
5459 #define HASH_CR_LKEY 0x00010000U
5460 
5461 /****************** Bits definition for HASH_STR register *******************/
5462 #define HASH_STR_NBLW 0x0000001FU
5463 #define HASH_STR_NBLW_0 0x00000001U
5464 #define HASH_STR_NBLW_1 0x00000002U
5465 #define HASH_STR_NBLW_2 0x00000004U
5466 #define HASH_STR_NBLW_3 0x00000008U
5467 #define HASH_STR_NBLW_4 0x00000010U
5468 #define HASH_STR_DCAL 0x00000100U
5469 
5470 /* legacy defines */
5471 #define HASH_STR_NBW HASH_STR_NBLW
5472 #define HASH_STR_NBW_0 HASH_STR_NBLW_0
5473 #define HASH_STR_NBW_1 HASH_STR_NBLW_1
5474 #define HASH_STR_NBW_2 HASH_STR_NBLW_2
5475 #define HASH_STR_NBW_3 HASH_STR_NBLW_3
5476 #define HASH_STR_NBW_4 HASH_STR_NBLW_4
5477 
5478 /****************** Bits definition for HASH_IMR register *******************/
5479 #define HASH_IMR_DINIE 0x00000001U
5480 #define HASH_IMR_DCIE 0x00000002U
5481 
5482 /* legacy defines */
5483 #define HASH_IMR_DINIM HASH_IMR_DINIE
5484 #define HASH_IMR_DCIM HASH_IMR_DCIE
5485 /****************** Bits definition for HASH_SR register ********************/
5486 #define HASH_SR_DINIS 0x00000001U
5487 #define HASH_SR_DCIS 0x00000002U
5488 #define HASH_SR_DMAS 0x00000004U
5489 #define HASH_SR_BUSY 0x00000008U
5490 
5491 /******************************************************************************/
5492 /* */
5493 /* Inter-integrated Circuit Interface (I2C) */
5494 /* */
5495 /******************************************************************************/
5496 /******************* Bit definition for I2C_CR1 register *******************/
5497 #define I2C_CR1_PE 0x00000001U
5498 #define I2C_CR1_TXIE 0x00000002U
5499 #define I2C_CR1_RXIE 0x00000004U
5500 #define I2C_CR1_ADDRIE 0x00000008U
5501 #define I2C_CR1_NACKIE 0x00000010U
5502 #define I2C_CR1_STOPIE 0x00000020U
5503 #define I2C_CR1_TCIE 0x00000040U
5504 #define I2C_CR1_ERRIE 0x00000080U
5505 #define I2C_CR1_DNF 0x00000F00U
5506 #define I2C_CR1_ANFOFF 0x00001000U
5507 #define I2C_CR1_TXDMAEN 0x00004000U
5508 #define I2C_CR1_RXDMAEN 0x00008000U
5509 #define I2C_CR1_SBC 0x00010000U
5510 #define I2C_CR1_NOSTRETCH 0x00020000U
5511 #define I2C_CR1_GCEN 0x00080000U
5512 #define I2C_CR1_SMBHEN 0x00100000U
5513 #define I2C_CR1_SMBDEN 0x00200000U
5514 #define I2C_CR1_ALERTEN 0x00400000U
5515 #define I2C_CR1_PECEN 0x00800000U
5518 /****************** Bit definition for I2C_CR2 register ********************/
5519 #define I2C_CR2_SADD 0x000003FFU
5520 #define I2C_CR2_RD_WRN 0x00000400U
5521 #define I2C_CR2_ADD10 0x00000800U
5522 #define I2C_CR2_HEAD10R 0x00001000U
5523 #define I2C_CR2_START 0x00002000U
5524 #define I2C_CR2_STOP 0x00004000U
5525 #define I2C_CR2_NACK 0x00008000U
5526 #define I2C_CR2_NBYTES 0x00FF0000U
5527 #define I2C_CR2_RELOAD 0x01000000U
5528 #define I2C_CR2_AUTOEND 0x02000000U
5529 #define I2C_CR2_PECBYTE 0x04000000U
5531 /******************* Bit definition for I2C_OAR1 register ******************/
5532 #define I2C_OAR1_OA1 0x000003FFU
5533 #define I2C_OAR1_OA1MODE 0x00000400U
5534 #define I2C_OAR1_OA1EN 0x00008000U
5536 /******************* Bit definition for I2C_OAR2 register ******************/
5537 #define I2C_OAR2_OA2 0x000000FEU
5538 #define I2C_OAR2_OA2MSK 0x00000700U
5539 #define I2C_OAR2_OA2NOMASK 0x00000000U
5540 #define I2C_OAR2_OA2MASK01 0x00000100U
5541 #define I2C_OAR2_OA2MASK02 0x00000200U
5542 #define I2C_OAR2_OA2MASK03 0x00000300U
5543 #define I2C_OAR2_OA2MASK04 0x00000400U
5544 #define I2C_OAR2_OA2MASK05 0x00000500U
5545 #define I2C_OAR2_OA2MASK06 0x00000600U
5546 #define I2C_OAR2_OA2MASK07 0x00000700U
5547 #define I2C_OAR2_OA2EN 0x00008000U
5549 /******************* Bit definition for I2C_TIMINGR register *******************/
5550 #define I2C_TIMINGR_SCLL 0x000000FFU
5551 #define I2C_TIMINGR_SCLH 0x0000FF00U
5552 #define I2C_TIMINGR_SDADEL 0x000F0000U
5553 #define I2C_TIMINGR_SCLDEL 0x00F00000U
5554 #define I2C_TIMINGR_PRESC 0xF0000000U
5556 /******************* Bit definition for I2C_TIMEOUTR register *******************/
5557 #define I2C_TIMEOUTR_TIMEOUTA 0x00000FFFU
5558 #define I2C_TIMEOUTR_TIDLE 0x00001000U
5559 #define I2C_TIMEOUTR_TIMOUTEN 0x00008000U
5560 #define I2C_TIMEOUTR_TIMEOUTB 0x0FFF0000U
5561 #define I2C_TIMEOUTR_TEXTEN 0x80000000U
5563 /****************** Bit definition for I2C_ISR register *********************/
5564 #define I2C_ISR_TXE 0x00000001U
5565 #define I2C_ISR_TXIS 0x00000002U
5566 #define I2C_ISR_RXNE 0x00000004U
5567 #define I2C_ISR_ADDR 0x00000008U
5568 #define I2C_ISR_NACKF 0x00000010U
5569 #define I2C_ISR_STOPF 0x00000020U
5570 #define I2C_ISR_TC 0x00000040U
5571 #define I2C_ISR_TCR 0x00000080U
5572 #define I2C_ISR_BERR 0x00000100U
5573 #define I2C_ISR_ARLO 0x00000200U
5574 #define I2C_ISR_OVR 0x00000400U
5575 #define I2C_ISR_PECERR 0x00000800U
5576 #define I2C_ISR_TIMEOUT 0x00001000U
5577 #define I2C_ISR_ALERT 0x00002000U
5578 #define I2C_ISR_BUSY 0x00008000U
5579 #define I2C_ISR_DIR 0x00010000U
5580 #define I2C_ISR_ADDCODE 0x00FE0000U
5582 /****************** Bit definition for I2C_ICR register *********************/
5583 #define I2C_ICR_ADDRCF 0x00000008U
5584 #define I2C_ICR_NACKCF 0x00000010U
5585 #define I2C_ICR_STOPCF 0x00000020U
5586 #define I2C_ICR_BERRCF 0x00000100U
5587 #define I2C_ICR_ARLOCF 0x00000200U
5588 #define I2C_ICR_OVRCF 0x00000400U
5589 #define I2C_ICR_PECCF 0x00000800U
5590 #define I2C_ICR_TIMOUTCF 0x00001000U
5591 #define I2C_ICR_ALERTCF 0x00002000U
5593 /****************** Bit definition for I2C_PECR register *********************/
5594 #define I2C_PECR_PEC 0x000000FFU
5596 /****************** Bit definition for I2C_RXDR register *********************/
5597 #define I2C_RXDR_RXDATA 0x000000FFU
5599 /****************** Bit definition for I2C_TXDR register *********************/
5600 #define I2C_TXDR_TXDATA 0x000000FFU
5603 /******************************************************************************/
5604 /* */
5605 /* Independent WATCHDOG */
5606 /* */
5607 /******************************************************************************/
5608 /******************* Bit definition for IWDG_KR register ********************/
5609 #define IWDG_KR_KEY 0xFFFFU
5611 /******************* Bit definition for IWDG_PR register ********************/
5612 #define IWDG_PR_PR 0x07U
5613 #define IWDG_PR_PR_0 0x01U
5614 #define IWDG_PR_PR_1 0x02U
5615 #define IWDG_PR_PR_2 0x04U
5617 /******************* Bit definition for IWDG_RLR register *******************/
5618 #define IWDG_RLR_RL 0x0FFFU
5620 /******************* Bit definition for IWDG_SR register ********************/
5621 #define IWDG_SR_PVU 0x01U
5622 #define IWDG_SR_RVU 0x02U
5623 #define IWDG_SR_WVU 0x04U
5625 /******************* Bit definition for IWDG_KR register ********************/
5626 #define IWDG_WINR_WIN 0x0FFFU
5628 /******************************************************************************/
5629 /* */
5630 /* LCD-TFT Display Controller (LTDC) */
5631 /* */
5632 /******************************************************************************/
5633 
5634 /******************** Bit definition for LTDC_SSCR register *****************/
5635 
5636 #define LTDC_SSCR_VSH 0x000007FFU
5637 #define LTDC_SSCR_HSW 0x0FFF0000U
5639 /******************** Bit definition for LTDC_BPCR register *****************/
5640 
5641 #define LTDC_BPCR_AVBP 0x000007FFU
5642 #define LTDC_BPCR_AHBP 0x0FFF0000U
5644 /******************** Bit definition for LTDC_AWCR register *****************/
5645 
5646 #define LTDC_AWCR_AAH 0x000007FFU
5647 #define LTDC_AWCR_AAW 0x0FFF0000U
5649 /******************** Bit definition for LTDC_TWCR register *****************/
5650 
5651 #define LTDC_TWCR_TOTALH 0x000007FFU
5652 #define LTDC_TWCR_TOTALW 0x0FFF0000U
5654 /******************** Bit definition for LTDC_GCR register ******************/
5655 
5656 #define LTDC_GCR_LTDCEN 0x00000001U
5657 #define LTDC_GCR_DBW 0x00000070U
5658 #define LTDC_GCR_DGW 0x00000700U
5659 #define LTDC_GCR_DRW 0x00007000U
5660 #define LTDC_GCR_DEN 0x00010000U
5661 #define LTDC_GCR_PCPOL 0x10000000U
5662 #define LTDC_GCR_DEPOL 0x20000000U
5663 #define LTDC_GCR_VSPOL 0x40000000U
5664 #define LTDC_GCR_HSPOL 0x80000000U
5667 /******************** Bit definition for LTDC_SRCR register *****************/
5668 
5669 #define LTDC_SRCR_IMR 0x00000001U
5670 #define LTDC_SRCR_VBR 0x00000002U
5672 /******************** Bit definition for LTDC_BCCR register *****************/
5673 
5674 #define LTDC_BCCR_BCBLUE 0x000000FFU
5675 #define LTDC_BCCR_BCGREEN 0x0000FF00U
5676 #define LTDC_BCCR_BCRED 0x00FF0000U
5678 /******************** Bit definition for LTDC_IER register ******************/
5679 
5680 #define LTDC_IER_LIE 0x00000001U
5681 #define LTDC_IER_FUIE 0x00000002U
5682 #define LTDC_IER_TERRIE 0x00000004U
5683 #define LTDC_IER_RRIE 0x00000008U
5685 /******************** Bit definition for LTDC_ISR register ******************/
5686 
5687 #define LTDC_ISR_LIF 0x00000001U
5688 #define LTDC_ISR_FUIF 0x00000002U
5689 #define LTDC_ISR_TERRIF 0x00000004U
5690 #define LTDC_ISR_RRIF 0x00000008U
5692 /******************** Bit definition for LTDC_ICR register ******************/
5693 
5694 #define LTDC_ICR_CLIF 0x00000001U
5695 #define LTDC_ICR_CFUIF 0x00000002U
5696 #define LTDC_ICR_CTERRIF 0x00000004U
5697 #define LTDC_ICR_CRRIF 0x00000008U
5699 /******************** Bit definition for LTDC_LIPCR register ****************/
5700 
5701 #define LTDC_LIPCR_LIPOS 0x000007FFU
5703 /******************** Bit definition for LTDC_CPSR register *****************/
5704 
5705 #define LTDC_CPSR_CYPOS 0x0000FFFFU
5706 #define LTDC_CPSR_CXPOS 0xFFFF0000U
5708 /******************** Bit definition for LTDC_CDSR register *****************/
5709 
5710 #define LTDC_CDSR_VDES 0x00000001U
5711 #define LTDC_CDSR_HDES 0x00000002U
5712 #define LTDC_CDSR_VSYNCS 0x00000004U
5713 #define LTDC_CDSR_HSYNCS 0x00000008U
5715 /******************** Bit definition for LTDC_LxCR register *****************/
5716 
5717 #define LTDC_LxCR_LEN 0x00000001U
5718 #define LTDC_LxCR_COLKEN 0x00000002U
5719 #define LTDC_LxCR_CLUTEN 0x00000010U
5721 /******************** Bit definition for LTDC_LxWHPCR register **************/
5722 
5723 #define LTDC_LxWHPCR_WHSTPOS 0x00000FFFU
5724 #define LTDC_LxWHPCR_WHSPPOS 0xFFFF0000U
5726 /******************** Bit definition for LTDC_LxWVPCR register **************/
5727 
5728 #define LTDC_LxWVPCR_WVSTPOS 0x00000FFFU
5729 #define LTDC_LxWVPCR_WVSPPOS 0xFFFF0000U
5731 /******************** Bit definition for LTDC_LxCKCR register ***************/
5732 
5733 #define LTDC_LxCKCR_CKBLUE 0x000000FFU
5734 #define LTDC_LxCKCR_CKGREEN 0x0000FF00U
5735 #define LTDC_LxCKCR_CKRED 0x00FF0000U
5737 /******************** Bit definition for LTDC_LxPFCR register ***************/
5738 
5739 #define LTDC_LxPFCR_PF 0x00000007U
5741 /******************** Bit definition for LTDC_LxCACR register ***************/
5742 
5743 #define LTDC_LxCACR_CONSTA 0x000000FFU
5745 /******************** Bit definition for LTDC_LxDCCR register ***************/
5746 
5747 #define LTDC_LxDCCR_DCBLUE 0x000000FFU
5748 #define LTDC_LxDCCR_DCGREEN 0x0000FF00U
5749 #define LTDC_LxDCCR_DCRED 0x00FF0000U
5750 #define LTDC_LxDCCR_DCALPHA 0xFF000000U
5752 /******************** Bit definition for LTDC_LxBFCR register ***************/
5753 
5754 #define LTDC_LxBFCR_BF2 0x00000007U
5755 #define LTDC_LxBFCR_BF1 0x00000700U
5757 /******************** Bit definition for LTDC_LxCFBAR register **************/
5758 
5759 #define LTDC_LxCFBAR_CFBADD 0xFFFFFFFFU
5761 /******************** Bit definition for LTDC_LxCFBLR register **************/
5762 
5763 #define LTDC_LxCFBLR_CFBLL 0x00001FFFU
5764 #define LTDC_LxCFBLR_CFBP 0x1FFF0000U
5766 /******************** Bit definition for LTDC_LxCFBLNR register *************/
5767 
5768 #define LTDC_LxCFBLNR_CFBLNBR 0x000007FFU
5770 /******************** Bit definition for LTDC_LxCLUTWR register *************/
5771 
5772 #define LTDC_LxCLUTWR_BLUE 0x000000FFU
5773 #define LTDC_LxCLUTWR_GREEN 0x0000FF00U
5774 #define LTDC_LxCLUTWR_RED 0x00FF0000U
5775 #define LTDC_LxCLUTWR_CLUTADD 0xFF000000U
5777 /******************************************************************************/
5778 /* */
5779 /* Power Control */
5780 /* */
5781 /******************************************************************************/
5782 /******************** Bit definition for PWR_CR1 register ********************/
5783 #define PWR_CR1_LPDS 0x00000001U
5784 #define PWR_CR1_PDDS 0x00000002U
5785 #define PWR_CR1_CSBF 0x00000008U
5786 #define PWR_CR1_PVDE 0x00000010U
5787 #define PWR_CR1_PLS 0x000000E0U
5788 #define PWR_CR1_PLS_0 0x00000020U
5789 #define PWR_CR1_PLS_1 0x00000040U
5790 #define PWR_CR1_PLS_2 0x00000080U
5793 #define PWR_CR1_PLS_LEV0 0x00000000U
5794 #define PWR_CR1_PLS_LEV1 0x00000020U
5795 #define PWR_CR1_PLS_LEV2 0x00000040U
5796 #define PWR_CR1_PLS_LEV3 0x00000060U
5797 #define PWR_CR1_PLS_LEV4 0x00000080U
5798 #define PWR_CR1_PLS_LEV5 0x000000A0U
5799 #define PWR_CR1_PLS_LEV6 0x000000C0U
5800 #define PWR_CR1_PLS_LEV7 0x000000E0U
5801 #define PWR_CR1_DBP 0x00000100U
5802 #define PWR_CR1_FPDS 0x00000200U
5803 #define PWR_CR1_LPUDS 0x00000400U
5804 #define PWR_CR1_MRUDS 0x00000800U
5805 #define PWR_CR1_ADCDC1 0x00002000U
5806 #define PWR_CR1_VOS 0x0000C000U
5807 #define PWR_CR1_VOS_0 0x00004000U
5808 #define PWR_CR1_VOS_1 0x00008000U
5809 #define PWR_CR1_ODEN 0x00010000U
5810 #define PWR_CR1_ODSWEN 0x00020000U
5811 #define PWR_CR1_UDEN 0x000C0000U
5812 #define PWR_CR1_UDEN_0 0x00040000U
5813 #define PWR_CR1_UDEN_1 0x00080000U
5815 /******************* Bit definition for PWR_CSR1 register ********************/
5816 #define PWR_CSR1_WUIF 0x00000001U
5817 #define PWR_CSR1_SBF 0x00000002U
5818 #define PWR_CSR1_PVDO 0x00000004U
5819 #define PWR_CSR1_BRR 0x00000008U
5820 #define PWR_CSR1_EIWUP 0x00000100U
5821 #define PWR_CSR1_BRE 0x00000200U
5822 #define PWR_CSR1_VOSRDY 0x00004000U
5823 #define PWR_CSR1_ODRDY 0x00010000U
5824 #define PWR_CSR1_ODSWRDY 0x00020000U
5825 #define PWR_CSR1_UDRDY 0x000C0000U
5828 /******************** Bit definition for PWR_CR2 register ********************/
5829 #define PWR_CR2_CWUPF1 0x00000001U
5830 #define PWR_CR2_CWUPF2 0x00000002U
5831 #define PWR_CR2_CWUPF3 0x00000004U
5832 #define PWR_CR2_CWUPF4 0x00000008U
5833 #define PWR_CR2_CWUPF5 0x00000010U
5834 #define PWR_CR2_CWUPF6 0x00000020U
5835 #define PWR_CR2_WUPP1 0x00000100U
5836 #define PWR_CR2_WUPP2 0x00000200U
5837 #define PWR_CR2_WUPP3 0x00000400U
5838 #define PWR_CR2_WUPP4 0x00000800U
5839 #define PWR_CR2_WUPP5 0x00001000U
5840 #define PWR_CR2_WUPP6 0x00002000U
5842 /******************* Bit definition for PWR_CSR2 register ********************/
5843 #define PWR_CSR2_WUPF1 0x00000001U
5844 #define PWR_CSR2_WUPF2 0x00000002U
5845 #define PWR_CSR2_WUPF3 0x00000004U
5846 #define PWR_CSR2_WUPF4 0x00000008U
5847 #define PWR_CSR2_WUPF5 0x00000010U
5848 #define PWR_CSR2_WUPF6 0x00000020U
5849 #define PWR_CSR2_EWUP1 0x00000100U
5850 #define PWR_CSR2_EWUP2 0x00000200U
5851 #define PWR_CSR2_EWUP3 0x00000400U
5852 #define PWR_CSR2_EWUP4 0x00000800U
5853 #define PWR_CSR2_EWUP5 0x00001000U
5854 #define PWR_CSR2_EWUP6 0x00002000U
5856 /******************************************************************************/
5857 /* */
5858 /* QUADSPI */
5859 /* */
5860 /******************************************************************************/
5861 /***************** Bit definition for QUADSPI_CR register *******************/
5862 #define QUADSPI_CR_EN 0x00000001U
5863 #define QUADSPI_CR_ABORT 0x00000002U
5864 #define QUADSPI_CR_DMAEN 0x00000004U
5865 #define QUADSPI_CR_TCEN 0x00000008U
5866 #define QUADSPI_CR_SSHIFT 0x00000010U
5867 #define QUADSPI_CR_DFM 0x00000040U
5868 #define QUADSPI_CR_FSEL 0x00000080U
5869 #define QUADSPI_CR_FTHRES 0x00001F00U
5870 #define QUADSPI_CR_FTHRES_0 0x00000100U
5871 #define QUADSPI_CR_FTHRES_1 0x00000200U
5872 #define QUADSPI_CR_FTHRES_2 0x00000400U
5873 #define QUADSPI_CR_FTHRES_3 0x00000800U
5874 #define QUADSPI_CR_FTHRES_4 0x00001000U
5875 #define QUADSPI_CR_TEIE 0x00010000U
5876 #define QUADSPI_CR_TCIE 0x00020000U
5877 #define QUADSPI_CR_FTIE 0x00040000U
5878 #define QUADSPI_CR_SMIE 0x00080000U
5879 #define QUADSPI_CR_TOIE 0x00100000U
5880 #define QUADSPI_CR_APMS 0x00400000U
5881 #define QUADSPI_CR_PMM 0x00800000U
5882 #define QUADSPI_CR_PRESCALER 0xFF000000U
5883 #define QUADSPI_CR_PRESCALER_0 0x01000000U
5884 #define QUADSPI_CR_PRESCALER_1 0x02000000U
5885 #define QUADSPI_CR_PRESCALER_2 0x04000000U
5886 #define QUADSPI_CR_PRESCALER_3 0x08000000U
5887 #define QUADSPI_CR_PRESCALER_4 0x10000000U
5888 #define QUADSPI_CR_PRESCALER_5 0x20000000U
5889 #define QUADSPI_CR_PRESCALER_6 0x40000000U
5890 #define QUADSPI_CR_PRESCALER_7 0x80000000U
5892 /***************** Bit definition for QUADSPI_DCR register ******************/
5893 #define QUADSPI_DCR_CKMODE 0x00000001U
5894 #define QUADSPI_DCR_CSHT 0x00000700U
5895 #define QUADSPI_DCR_CSHT_0 0x00000100U
5896 #define QUADSPI_DCR_CSHT_1 0x00000200U
5897 #define QUADSPI_DCR_CSHT_2 0x00000400U
5898 #define QUADSPI_DCR_FSIZE 0x001F0000U
5899 #define QUADSPI_DCR_FSIZE_0 0x00010000U
5900 #define QUADSPI_DCR_FSIZE_1 0x00020000U
5901 #define QUADSPI_DCR_FSIZE_2 0x00040000U
5902 #define QUADSPI_DCR_FSIZE_3 0x00080000U
5903 #define QUADSPI_DCR_FSIZE_4 0x00100000U
5905 /****************** Bit definition for QUADSPI_SR register *******************/
5906 #define QUADSPI_SR_TEF 0x00000001U
5907 #define QUADSPI_SR_TCF 0x00000002U
5908 #define QUADSPI_SR_FTF 0x00000004U
5909 #define QUADSPI_SR_SMF 0x00000008U
5910 #define QUADSPI_SR_TOF 0x00000010U
5911 #define QUADSPI_SR_BUSY 0x00000020U
5912 #define QUADSPI_SR_FLEVEL 0x00001F00U
5913 #define QUADSPI_SR_FLEVEL_0 0x00000100U
5914 #define QUADSPI_SR_FLEVEL_1 0x00000200U
5915 #define QUADSPI_SR_FLEVEL_2 0x00000400U
5916 #define QUADSPI_SR_FLEVEL_3 0x00000800U
5917 #define QUADSPI_SR_FLEVEL_4 0x00001000U
5919 /****************** Bit definition for QUADSPI_FCR register ******************/
5920 #define QUADSPI_FCR_CTEF 0x00000001U
5921 #define QUADSPI_FCR_CTCF 0x00000002U
5922 #define QUADSPI_FCR_CSMF 0x00000008U
5923 #define QUADSPI_FCR_CTOF 0x00000010U
5925 /****************** Bit definition for QUADSPI_DLR register ******************/
5926 #define QUADSPI_DLR_DL 0xFFFFFFFFU
5928 /****************** Bit definition for QUADSPI_CCR register ******************/
5929 #define QUADSPI_CCR_INSTRUCTION 0x000000FFU
5930 #define QUADSPI_CCR_INSTRUCTION_0 0x00000001U
5931 #define QUADSPI_CCR_INSTRUCTION_1 0x00000002U
5932 #define QUADSPI_CCR_INSTRUCTION_2 0x00000004U
5933 #define QUADSPI_CCR_INSTRUCTION_3 0x00000008U
5934 #define QUADSPI_CCR_INSTRUCTION_4 0x00000010U
5935 #define QUADSPI_CCR_INSTRUCTION_5 0x00000020U
5936 #define QUADSPI_CCR_INSTRUCTION_6 0x00000040U
5937 #define QUADSPI_CCR_INSTRUCTION_7 0x00000080U
5938 #define QUADSPI_CCR_IMODE 0x00000300U
5939 #define QUADSPI_CCR_IMODE_0 0x00000100U
5940 #define QUADSPI_CCR_IMODE_1 0x00000200U
5941 #define QUADSPI_CCR_ADMODE 0x00000C00U
5942 #define QUADSPI_CCR_ADMODE_0 0x00000400U
5943 #define QUADSPI_CCR_ADMODE_1 0x00000800U
5944 #define QUADSPI_CCR_ADSIZE 0x00003000U
5945 #define QUADSPI_CCR_ADSIZE_0 0x00001000U
5946 #define QUADSPI_CCR_ADSIZE_1 0x00002000U
5947 #define QUADSPI_CCR_ABMODE 0x0000C000U
5948 #define QUADSPI_CCR_ABMODE_0 0x00004000U
5949 #define QUADSPI_CCR_ABMODE_1 0x00008000U
5950 #define QUADSPI_CCR_ABSIZE 0x00030000U
5951 #define QUADSPI_CCR_ABSIZE_0 0x00010000U
5952 #define QUADSPI_CCR_ABSIZE_1 0x00020000U
5953 #define QUADSPI_CCR_DCYC 0x007C0000U
5954 #define QUADSPI_CCR_DCYC_0 0x00040000U
5955 #define QUADSPI_CCR_DCYC_1 0x00080000U
5956 #define QUADSPI_CCR_DCYC_2 0x00100000U
5957 #define QUADSPI_CCR_DCYC_3 0x00200000U
5958 #define QUADSPI_CCR_DCYC_4 0x00400000U
5959 #define QUADSPI_CCR_DMODE 0x03000000U
5960 #define QUADSPI_CCR_DMODE_0 0x01000000U
5961 #define QUADSPI_CCR_DMODE_1 0x02000000U
5962 #define QUADSPI_CCR_FMODE 0x0C000000U
5963 #define QUADSPI_CCR_FMODE_0 0x04000000U
5964 #define QUADSPI_CCR_FMODE_1 0x08000000U
5965 #define QUADSPI_CCR_SIOO 0x10000000U
5966 #define QUADSPI_CCR_DHHC 0x40000000U
5967 #define QUADSPI_CCR_DDRM 0x80000000U
5968 /****************** Bit definition for QUADSPI_AR register *******************/
5969 #define QUADSPI_AR_ADDRESS 0xFFFFFFFFU
5971 /****************** Bit definition for QUADSPI_ABR register ******************/
5972 #define QUADSPI_ABR_ALTERNATE 0xFFFFFFFFU
5974 /****************** Bit definition for QUADSPI_DR register *******************/
5975 #define QUADSPI_DR_DATA 0xFFFFFFFFU
5977 /****************** Bit definition for QUADSPI_PSMKR register ****************/
5978 #define QUADSPI_PSMKR_MASK 0xFFFFFFFFU
5980 /****************** Bit definition for QUADSPI_PSMAR register ****************/
5981 #define QUADSPI_PSMAR_MATCH 0xFFFFFFFFU
5983 /****************** Bit definition for QUADSPI_PIR register *****************/
5984 #define QUADSPI_PIR_INTERVAL 0x0000FFFFU
5986 /****************** Bit definition for QUADSPI_LPTR register *****************/
5987 #define QUADSPI_LPTR_TIMEOUT 0x0000FFFFU
5989 /******************************************************************************/
5990 /* */
5991 /* Reset and Clock Control */
5992 /* */
5993 /******************************************************************************/
5994 /******************** Bit definition for RCC_CR register ********************/
5995 #define RCC_CR_HSION 0x00000001U
5996 #define RCC_CR_HSIRDY 0x00000002U
5997 #define RCC_CR_HSITRIM 0x000000F8U
5998 #define RCC_CR_HSITRIM_0 0x00000008U
5999 #define RCC_CR_HSITRIM_1 0x00000010U
6000 #define RCC_CR_HSITRIM_2 0x00000020U
6001 #define RCC_CR_HSITRIM_3 0x00000040U
6002 #define RCC_CR_HSITRIM_4 0x00000080U
6003 #define RCC_CR_HSICAL 0x0000FF00U
6004 #define RCC_CR_HSICAL_0 0x00000100U
6005 #define RCC_CR_HSICAL_1 0x00000200U
6006 #define RCC_CR_HSICAL_2 0x00000400U
6007 #define RCC_CR_HSICAL_3 0x00000800U
6008 #define RCC_CR_HSICAL_4 0x00001000U
6009 #define RCC_CR_HSICAL_5 0x00002000U
6010 #define RCC_CR_HSICAL_6 0x00004000U
6011 #define RCC_CR_HSICAL_7 0x00008000U
6012 #define RCC_CR_HSEON 0x00010000U
6013 #define RCC_CR_HSERDY 0x00020000U
6014 #define RCC_CR_HSEBYP 0x00040000U
6015 #define RCC_CR_CSSON 0x00080000U
6016 #define RCC_CR_PLLON 0x01000000U
6017 #define RCC_CR_PLLRDY 0x02000000U
6018 #define RCC_CR_PLLI2SON 0x04000000U
6019 #define RCC_CR_PLLI2SRDY 0x08000000U
6020 #define RCC_CR_PLLSAION 0x10000000U
6021 #define RCC_CR_PLLSAIRDY 0x20000000U
6022 
6023 /******************** Bit definition for RCC_PLLCFGR register ***************/
6024 #define RCC_PLLCFGR_PLLM 0x0000003FU
6025 #define RCC_PLLCFGR_PLLM_0 0x00000001U
6026 #define RCC_PLLCFGR_PLLM_1 0x00000002U
6027 #define RCC_PLLCFGR_PLLM_2 0x00000004U
6028 #define RCC_PLLCFGR_PLLM_3 0x00000008U
6029 #define RCC_PLLCFGR_PLLM_4 0x00000010U
6030 #define RCC_PLLCFGR_PLLM_5 0x00000020U
6031 #define RCC_PLLCFGR_PLLN 0x00007FC0U
6032 #define RCC_PLLCFGR_PLLN_0 0x00000040U
6033 #define RCC_PLLCFGR_PLLN_1 0x00000080U
6034 #define RCC_PLLCFGR_PLLN_2 0x00000100U
6035 #define RCC_PLLCFGR_PLLN_3 0x00000200U
6036 #define RCC_PLLCFGR_PLLN_4 0x00000400U
6037 #define RCC_PLLCFGR_PLLN_5 0x00000800U
6038 #define RCC_PLLCFGR_PLLN_6 0x00001000U
6039 #define RCC_PLLCFGR_PLLN_7 0x00002000U
6040 #define RCC_PLLCFGR_PLLN_8 0x00004000U
6041 #define RCC_PLLCFGR_PLLP 0x00030000U
6042 #define RCC_PLLCFGR_PLLP_0 0x00010000U
6043 #define RCC_PLLCFGR_PLLP_1 0x00020000U
6044 #define RCC_PLLCFGR_PLLSRC 0x00400000U
6045 #define RCC_PLLCFGR_PLLSRC_HSE 0x00400000U
6046 #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U
6047 #define RCC_PLLCFGR_PLLQ 0x0F000000U
6048 #define RCC_PLLCFGR_PLLQ_0 0x01000000U
6049 #define RCC_PLLCFGR_PLLQ_1 0x02000000U
6050 #define RCC_PLLCFGR_PLLQ_2 0x04000000U
6051 #define RCC_PLLCFGR_PLLQ_3 0x08000000U
6052 
6053 #define RCC_PLLCFGR_PLLR 0x70000000U
6054 #define RCC_PLLCFGR_PLLR_0 0x10000000U
6055 #define RCC_PLLCFGR_PLLR_1 0x20000000U
6056 #define RCC_PLLCFGR_PLLR_2 0x40000000U
6057 
6058 /******************** Bit definition for RCC_CFGR register ******************/
6060 #define RCC_CFGR_SW 0x00000003U
6061 #define RCC_CFGR_SW_0 0x00000001U
6062 #define RCC_CFGR_SW_1 0x00000002U
6063 #define RCC_CFGR_SW_HSI 0x00000000U
6064 #define RCC_CFGR_SW_HSE 0x00000001U
6065 #define RCC_CFGR_SW_PLL 0x00000002U
6068 #define RCC_CFGR_SWS 0x0000000CU
6069 #define RCC_CFGR_SWS_0 0x00000004U
6070 #define RCC_CFGR_SWS_1 0x00000008U
6071 #define RCC_CFGR_SWS_HSI 0x00000000U
6072 #define RCC_CFGR_SWS_HSE 0x00000004U
6073 #define RCC_CFGR_SWS_PLL 0x00000008U
6076 #define RCC_CFGR_HPRE 0x000000F0U
6077 #define RCC_CFGR_HPRE_0 0x00000010U
6078 #define RCC_CFGR_HPRE_1 0x00000020U
6079 #define RCC_CFGR_HPRE_2 0x00000040U
6080 #define RCC_CFGR_HPRE_3 0x00000080U
6082 #define RCC_CFGR_HPRE_DIV1 0x00000000U
6083 #define RCC_CFGR_HPRE_DIV2 0x00000080U
6084 #define RCC_CFGR_HPRE_DIV4 0x00000090U
6085 #define RCC_CFGR_HPRE_DIV8 0x000000A0U
6086 #define RCC_CFGR_HPRE_DIV16 0x000000B0U
6087 #define RCC_CFGR_HPRE_DIV64 0x000000C0U
6088 #define RCC_CFGR_HPRE_DIV128 0x000000D0U
6089 #define RCC_CFGR_HPRE_DIV256 0x000000E0U
6090 #define RCC_CFGR_HPRE_DIV512 0x000000F0U
6093 #define RCC_CFGR_PPRE1 0x00001C00U
6094 #define RCC_CFGR_PPRE1_0 0x00000400U
6095 #define RCC_CFGR_PPRE1_1 0x00000800U
6096 #define RCC_CFGR_PPRE1_2 0x00001000U
6098 #define RCC_CFGR_PPRE1_DIV1 0x00000000U
6099 #define RCC_CFGR_PPRE1_DIV2 0x00001000U
6100 #define RCC_CFGR_PPRE1_DIV4 0x00001400U
6101 #define RCC_CFGR_PPRE1_DIV8 0x00001800U
6102 #define RCC_CFGR_PPRE1_DIV16 0x00001C00U
6105 #define RCC_CFGR_PPRE2 0x0000E000U
6106 #define RCC_CFGR_PPRE2_0 0x00002000U
6107 #define RCC_CFGR_PPRE2_1 0x00004000U
6108 #define RCC_CFGR_PPRE2_2 0x00008000U
6110 #define RCC_CFGR_PPRE2_DIV1 0x00000000U
6111 #define RCC_CFGR_PPRE2_DIV2 0x00008000U
6112 #define RCC_CFGR_PPRE2_DIV4 0x0000A000U
6113 #define RCC_CFGR_PPRE2_DIV8 0x0000C000U
6114 #define RCC_CFGR_PPRE2_DIV16 0x0000E000U
6117 #define RCC_CFGR_RTCPRE 0x001F0000U
6118 #define RCC_CFGR_RTCPRE_0 0x00010000U
6119 #define RCC_CFGR_RTCPRE_1 0x00020000U
6120 #define RCC_CFGR_RTCPRE_2 0x00040000U
6121 #define RCC_CFGR_RTCPRE_3 0x00080000U
6122 #define RCC_CFGR_RTCPRE_4 0x00100000U
6123 
6125 #define RCC_CFGR_MCO1 0x00600000U
6126 #define RCC_CFGR_MCO1_0 0x00200000U
6127 #define RCC_CFGR_MCO1_1 0x00400000U
6128 
6129 #define RCC_CFGR_I2SSRC 0x00800000U
6130 
6131 #define RCC_CFGR_MCO1PRE 0x07000000U
6132 #define RCC_CFGR_MCO1PRE_0 0x01000000U
6133 #define RCC_CFGR_MCO1PRE_1 0x02000000U
6134 #define RCC_CFGR_MCO1PRE_2 0x04000000U
6135 
6136 #define RCC_CFGR_MCO2PRE 0x38000000U
6137 #define RCC_CFGR_MCO2PRE_0 0x08000000U
6138 #define RCC_CFGR_MCO2PRE_1 0x10000000U
6139 #define RCC_CFGR_MCO2PRE_2 0x20000000U
6140 
6141 #define RCC_CFGR_MCO2 0xC0000000U
6142 #define RCC_CFGR_MCO2_0 0x40000000U
6143 #define RCC_CFGR_MCO2_1 0x80000000U
6144 
6145 /******************** Bit definition for RCC_CIR register *******************/
6146 #define RCC_CIR_LSIRDYF 0x00000001U
6147 #define RCC_CIR_LSERDYF 0x00000002U
6148 #define RCC_CIR_HSIRDYF 0x00000004U
6149 #define RCC_CIR_HSERDYF 0x00000008U
6150 #define RCC_CIR_PLLRDYF 0x00000010U
6151 #define RCC_CIR_PLLI2SRDYF 0x00000020U
6152 #define RCC_CIR_PLLSAIRDYF 0x00000040U
6153 #define RCC_CIR_CSSF 0x00000080U
6154 #define RCC_CIR_LSIRDYIE 0x00000100U
6155 #define RCC_CIR_LSERDYIE 0x00000200U
6156 #define RCC_CIR_HSIRDYIE 0x00000400U
6157 #define RCC_CIR_HSERDYIE 0x00000800U
6158 #define RCC_CIR_PLLRDYIE 0x00001000U
6159 #define RCC_CIR_PLLI2SRDYIE 0x00002000U
6160 #define RCC_CIR_PLLSAIRDYIE 0x00004000U
6161 #define RCC_CIR_LSIRDYC 0x00010000U
6162 #define RCC_CIR_LSERDYC 0x00020000U
6163 #define RCC_CIR_HSIRDYC 0x00040000U
6164 #define RCC_CIR_HSERDYC 0x00080000U
6165 #define RCC_CIR_PLLRDYC 0x00100000U
6166 #define RCC_CIR_PLLI2SRDYC 0x00200000U
6167 #define RCC_CIR_PLLSAIRDYC 0x00400000U
6168 #define RCC_CIR_CSSC 0x00800000U
6169 
6170 /******************** Bit definition for RCC_AHB1RSTR register **************/
6171 #define RCC_AHB1RSTR_GPIOARST 0x00000001U
6172 #define RCC_AHB1RSTR_GPIOBRST 0x00000002U
6173 #define RCC_AHB1RSTR_GPIOCRST 0x00000004U
6174 #define RCC_AHB1RSTR_GPIODRST 0x00000008U
6175 #define RCC_AHB1RSTR_GPIOERST 0x00000010U
6176 #define RCC_AHB1RSTR_GPIOFRST 0x00000020U
6177 #define RCC_AHB1RSTR_GPIOGRST 0x00000040U
6178 #define RCC_AHB1RSTR_GPIOHRST 0x00000080U
6179 #define RCC_AHB1RSTR_GPIOIRST 0x00000100U
6180 #define RCC_AHB1RSTR_GPIOJRST 0x00000200U
6181 #define RCC_AHB1RSTR_GPIOKRST 0x00000400U
6182 #define RCC_AHB1RSTR_CRCRST 0x00001000U
6183 #define RCC_AHB1RSTR_DMA1RST 0x00200000U
6184 #define RCC_AHB1RSTR_DMA2RST 0x00400000U
6185 #define RCC_AHB1RSTR_DMA2DRST 0x00800000U
6186 #define RCC_AHB1RSTR_ETHMACRST 0x02000000U
6187 #define RCC_AHB1RSTR_OTGHRST 0x20000000U
6188 
6189 /******************** Bit definition for RCC_AHB2RSTR register **************/
6190 #define RCC_AHB2RSTR_DCMIRST 0x00000001U
6191 #define RCC_AHB2RSTR_JPEGRST 0x00000002U
6192 #define RCC_AHB2RSTR_CRYPRST 0x00000010U
6193 #define RCC_AHB2RSTR_HASHRST 0x00000020U
6194 #define RCC_AHB2RSTR_RNGRST 0x00000040U
6195 #define RCC_AHB2RSTR_OTGFSRST 0x00000080U
6196 
6197 /******************** Bit definition for RCC_AHB3RSTR register **************/
6198 
6199 #define RCC_AHB3RSTR_FMCRST 0x00000001U
6200 #define RCC_AHB3RSTR_QSPIRST 0x00000002U
6201 
6202 /******************** Bit definition for RCC_APB1RSTR register **************/
6203 #define RCC_APB1RSTR_TIM2RST 0x00000001U
6204 #define RCC_APB1RSTR_TIM3RST 0x00000002U
6205 #define RCC_APB1RSTR_TIM4RST 0x00000004U
6206 #define RCC_APB1RSTR_TIM5RST 0x00000008U
6207 #define RCC_APB1RSTR_TIM6RST 0x00000010U
6208 #define RCC_APB1RSTR_TIM7RST 0x00000020U
6209 #define RCC_APB1RSTR_TIM12RST 0x00000040U
6210 #define RCC_APB1RSTR_TIM13RST 0x00000080U
6211 #define RCC_APB1RSTR_TIM14RST 0x00000100U
6212 #define RCC_APB1RSTR_LPTIM1RST 0x00000200U
6213 #define RCC_APB1RSTR_WWDGRST 0x00000800U
6214 #define RCC_APB1RSTR_CAN3RST 0x00002000U
6215 #define RCC_APB1RSTR_SPI2RST 0x00004000U
6216 #define RCC_APB1RSTR_SPI3RST 0x00008000U
6217 #define RCC_APB1RSTR_SPDIFRXRST 0x00010000U
6218 #define RCC_APB1RSTR_USART2RST 0x00020000U
6219 #define RCC_APB1RSTR_USART3RST 0x00040000U
6220 #define RCC_APB1RSTR_UART4RST 0x00080000U
6221 #define RCC_APB1RSTR_UART5RST 0x00100000U
6222 #define RCC_APB1RSTR_I2C1RST 0x00200000U
6223 #define RCC_APB1RSTR_I2C2RST 0x00400000U
6224 #define RCC_APB1RSTR_I2C3RST 0x00800000U
6225 #define RCC_APB1RSTR_I2C4RST 0x01000000U
6226 #define RCC_APB1RSTR_CAN1RST 0x02000000U
6227 #define RCC_APB1RSTR_CAN2RST 0x04000000U
6228 #define RCC_APB1RSTR_CECRST 0x08000000U
6229 #define RCC_APB1RSTR_PWRRST 0x10000000U
6230 #define RCC_APB1RSTR_DACRST 0x20000000U
6231 #define RCC_APB1RSTR_UART7RST 0x40000000U
6232 #define RCC_APB1RSTR_UART8RST 0x80000000U
6233 
6234 /******************** Bit definition for RCC_APB2RSTR register **************/
6235 #define RCC_APB2RSTR_TIM1RST 0x00000001U
6236 #define RCC_APB2RSTR_TIM8RST 0x00000002U
6237 #define RCC_APB2RSTR_USART1RST 0x00000010U
6238 #define RCC_APB2RSTR_USART6RST 0x00000020U
6239 #define RCC_APB2RSTR_SDMMC2RST 0x00000080U
6240 #define RCC_APB2RSTR_ADCRST 0x00000100U
6241 #define RCC_APB2RSTR_SDMMC1RST 0x00000800U
6242 #define RCC_APB2RSTR_SPI1RST 0x00001000U
6243 #define RCC_APB2RSTR_SPI4RST 0x00002000U
6244 #define RCC_APB2RSTR_SYSCFGRST 0x00004000U
6245 #define RCC_APB2RSTR_TIM9RST 0x00010000U
6246 #define RCC_APB2RSTR_TIM10RST 0x00020000U
6247 #define RCC_APB2RSTR_TIM11RST 0x00040000U
6248 #define RCC_APB2RSTR_SPI5RST 0x00100000U
6249 #define RCC_APB2RSTR_SPI6RST 0x00200000U
6250 #define RCC_APB2RSTR_SAI1RST 0x00400000U
6251 #define RCC_APB2RSTR_SAI2RST 0x00800000U
6252 #define RCC_APB2RSTR_LTDCRST 0x04000000U
6253 #define RCC_APB2RSTR_DSIRST 0x08000000U
6254 #define RCC_APB2RSTR_DFSDM1RST 0x20000000U
6255 #define RCC_APB2RSTR_MDIORST 0x40000000U
6256 
6257 /******************** Bit definition for RCC_AHB1ENR register ***************/
6258 #define RCC_AHB1ENR_GPIOAEN 0x00000001U
6259 #define RCC_AHB1ENR_GPIOBEN 0x00000002U
6260 #define RCC_AHB1ENR_GPIOCEN 0x00000004U
6261 #define RCC_AHB1ENR_GPIODEN 0x00000008U
6262 #define RCC_AHB1ENR_GPIOEEN 0x00000010U
6263 #define RCC_AHB1ENR_GPIOFEN 0x00000020U
6264 #define RCC_AHB1ENR_GPIOGEN 0x00000040U
6265 #define RCC_AHB1ENR_GPIOHEN 0x00000080U
6266 #define RCC_AHB1ENR_GPIOIEN 0x00000100U
6267 #define RCC_AHB1ENR_GPIOJEN 0x00000200U
6268 #define RCC_AHB1ENR_GPIOKEN 0x00000400U
6269 #define RCC_AHB1ENR_CRCEN 0x00001000U
6270 #define RCC_AHB1ENR_BKPSRAMEN 0x00040000U
6271 #define RCC_AHB1ENR_DTCMRAMEN 0x00100000U
6272 #define RCC_AHB1ENR_DMA1EN 0x00200000U
6273 #define RCC_AHB1ENR_DMA2EN 0x00400000U
6274 #define RCC_AHB1ENR_DMA2DEN 0x00800000U
6275 #define RCC_AHB1ENR_ETHMACEN 0x02000000U
6276 #define RCC_AHB1ENR_ETHMACTXEN 0x04000000U
6277 #define RCC_AHB1ENR_ETHMACRXEN 0x08000000U
6278 #define RCC_AHB1ENR_ETHMACPTPEN 0x10000000U
6279 #define RCC_AHB1ENR_OTGHSEN 0x20000000U
6280 #define RCC_AHB1ENR_OTGHSULPIEN 0x40000000U
6281 
6282 /******************** Bit definition for RCC_AHB2ENR register ***************/
6283 #define RCC_AHB2ENR_DCMIEN 0x00000001U
6284 #define RCC_AHB2ENR_JPEGEN 0x00000002U
6285 #define RCC_AHB2ENR_CRYPEN 0x00000010U
6286 #define RCC_AHB2ENR_HASHEN 0x00000020U
6287 #define RCC_AHB2ENR_RNGEN 0x00000040U
6288 #define RCC_AHB2ENR_OTGFSEN 0x00000080U
6289 
6290 /******************** Bit definition for RCC_AHB3ENR register ***************/
6291 #define RCC_AHB3ENR_FMCEN 0x00000001U
6292 #define RCC_AHB3ENR_QSPIEN 0x00000002U
6293 
6294 /******************** Bit definition for RCC_APB1ENR register ***************/
6295 #define RCC_APB1ENR_TIM2EN 0x00000001U
6296 #define RCC_APB1ENR_TIM3EN 0x00000002U
6297 #define RCC_APB1ENR_TIM4EN 0x00000004U
6298 #define RCC_APB1ENR_TIM5EN 0x00000008U
6299 #define RCC_APB1ENR_TIM6EN 0x00000010U
6300 #define RCC_APB1ENR_TIM7EN 0x00000020U
6301 #define RCC_APB1ENR_TIM12EN 0x00000040U
6302 #define RCC_APB1ENR_TIM13EN 0x00000080U
6303 #define RCC_APB1ENR_TIM14EN 0x00000100U
6304 #define RCC_APB1ENR_LPTIM1EN 0x00000200U
6305 #define RCC_APB1ENR_RTCEN 0x00000400U
6306 #define RCC_APB1ENR_WWDGEN 0x00000800U
6307 #define RCC_APB1ENR_CAN3EN 0x00002000U
6308 #define RCC_APB1ENR_SPI2EN 0x00004000U
6309 #define RCC_APB1ENR_SPI3EN 0x00008000U
6310 #define RCC_APB1ENR_SPDIFRXEN 0x00010000U
6311 #define RCC_APB1ENR_USART2EN 0x00020000U
6312 #define RCC_APB1ENR_USART3EN 0x00040000U
6313 #define RCC_APB1ENR_UART4EN 0x00080000U
6314 #define RCC_APB1ENR_UART5EN 0x00100000U
6315 #define RCC_APB1ENR_I2C1EN 0x00200000U
6316 #define RCC_APB1ENR_I2C2EN 0x00400000U
6317 #define RCC_APB1ENR_I2C3EN 0x00800000U
6318 #define RCC_APB1ENR_I2C4EN 0x01000000U
6319 #define RCC_APB1ENR_CAN1EN 0x02000000U
6320 #define RCC_APB1ENR_CAN2EN 0x04000000U
6321 #define RCC_APB1ENR_CECEN 0x08000000U
6322 #define RCC_APB1ENR_PWREN 0x10000000U
6323 #define RCC_APB1ENR_DACEN 0x20000000U
6324 #define RCC_APB1ENR_UART7EN 0x40000000U
6325 #define RCC_APB1ENR_UART8EN 0x80000000U
6326 
6327 /******************** Bit definition for RCC_APB2ENR register ***************/
6328 #define RCC_APB2ENR_TIM1EN 0x00000001U
6329 #define RCC_APB2ENR_TIM8EN 0x00000002U
6330 #define RCC_APB2ENR_USART1EN 0x00000010U
6331 #define RCC_APB2ENR_USART6EN 0x00000020U
6332 #define RCC_APB2ENR_SDMMC2EN 0x00000080U
6333 #define RCC_APB2ENR_ADC1EN 0x00000100U
6334 #define RCC_APB2ENR_ADC2EN 0x00000200U
6335 #define RCC_APB2ENR_ADC3EN 0x00000400U
6336 #define RCC_APB2ENR_SDMMC1EN 0x00000800U
6337 #define RCC_APB2ENR_SPI1EN 0x00001000U
6338 #define RCC_APB2ENR_SPI4EN 0x00002000U
6339 #define RCC_APB2ENR_SYSCFGEN 0x00004000U
6340 #define RCC_APB2ENR_TIM9EN 0x00010000U
6341 #define RCC_APB2ENR_TIM10EN 0x00020000U
6342 #define RCC_APB2ENR_TIM11EN 0x00040000U
6343 #define RCC_APB2ENR_SPI5EN 0x00100000U
6344 #define RCC_APB2ENR_SPI6EN 0x00200000U
6345 #define RCC_APB2ENR_SAI1EN 0x00400000U
6346 #define RCC_APB2ENR_SAI2EN 0x00800000U
6347 #define RCC_APB2ENR_LTDCEN 0x04000000U
6348 #define RCC_APB2ENR_DSIEN 0x08000000U
6349 #define RCC_APB2ENR_DFSDM1EN 0x20000000U
6350 #define RCC_APB2ENR_MDIOEN 0x40000000U
6351 
6352 /******************** Bit definition for RCC_AHB1LPENR register *************/
6353 #define RCC_AHB1LPENR_GPIOALPEN 0x00000001U
6354 #define RCC_AHB1LPENR_GPIOBLPEN 0x00000002U
6355 #define RCC_AHB1LPENR_GPIOCLPEN 0x00000004U
6356 #define RCC_AHB1LPENR_GPIODLPEN 0x00000008U
6357 #define RCC_AHB1LPENR_GPIOELPEN 0x00000010U
6358 #define RCC_AHB1LPENR_GPIOFLPEN 0x00000020U
6359 #define RCC_AHB1LPENR_GPIOGLPEN 0x00000040U
6360 #define RCC_AHB1LPENR_GPIOHLPEN 0x00000080U
6361 #define RCC_AHB1LPENR_GPIOILPEN 0x00000100U
6362 #define RCC_AHB1LPENR_GPIOJLPEN 0x00000200U
6363 #define RCC_AHB1LPENR_GPIOKLPEN 0x00000400U
6364 #define RCC_AHB1LPENR_CRCLPEN 0x00001000U
6365 #define RCC_AHB1LPENR_AXILPEN 0x00002000U
6366 #define RCC_AHB1LPENR_FLITFLPEN 0x00008000U
6367 #define RCC_AHB1LPENR_SRAM1LPEN 0x00010000U
6368 #define RCC_AHB1LPENR_SRAM2LPEN 0x00020000U
6369 #define RCC_AHB1LPENR_BKPSRAMLPEN 0x00040000U
6370 #define RCC_AHB1LPENR_DTCMLPEN 0x00100000U
6371 #define RCC_AHB1LPENR_DMA1LPEN 0x00200000U
6372 #define RCC_AHB1LPENR_DMA2LPEN 0x00400000U
6373 #define RCC_AHB1LPENR_DMA2DLPEN 0x00800000U
6374 #define RCC_AHB1LPENR_ETHMACLPEN 0x02000000U
6375 #define RCC_AHB1LPENR_ETHMACTXLPEN 0x04000000U
6376 #define RCC_AHB1LPENR_ETHMACRXLPEN 0x08000000U
6377 #define RCC_AHB1LPENR_ETHMACPTPLPEN 0x10000000U
6378 #define RCC_AHB1LPENR_OTGHSLPEN 0x20000000U
6379 #define RCC_AHB1LPENR_OTGHSULPILPEN 0x40000000U
6380 
6381 /******************** Bit definition for RCC_AHB2LPENR register *************/
6382 #define RCC_AHB2LPENR_DCMILPEN 0x00000001U
6383 #define RCC_AHB2LPENR_JPEGLPEN 0x00000002U
6384 #define RCC_AHB2LPENR_CRYPLPEN 0x00000010U
6385 #define RCC_AHB2LPENR_HASHLPEN 0x00000020U
6386 #define RCC_AHB2LPENR_RNGLPEN 0x00000040U
6387 #define RCC_AHB2LPENR_OTGFSLPEN 0x00000080U
6388 
6389 /******************** Bit definition for RCC_AHB3LPENR register *************/
6390 #define RCC_AHB3LPENR_FMCLPEN 0x00000001U
6391 #define RCC_AHB3LPENR_QSPILPEN 0x00000002U
6392 /******************** Bit definition for RCC_APB1LPENR register *************/
6393 #define RCC_APB1LPENR_TIM2LPEN 0x00000001U
6394 #define RCC_APB1LPENR_TIM3LPEN 0x00000002U
6395 #define RCC_APB1LPENR_TIM4LPEN 0x00000004U
6396 #define RCC_APB1LPENR_TIM5LPEN 0x00000008U
6397 #define RCC_APB1LPENR_TIM6LPEN 0x00000010U
6398 #define RCC_APB1LPENR_TIM7LPEN 0x00000020U
6399 #define RCC_APB1LPENR_TIM12LPEN 0x00000040U
6400 #define RCC_APB1LPENR_TIM13LPEN 0x00000080U
6401 #define RCC_APB1LPENR_TIM14LPEN 0x00000100U
6402 #define RCC_APB1LPENR_LPTIM1LPEN 0x00000200U
6403 #define RCC_APB1LPENR_RTCLPEN 0x00000400U
6404 #define RCC_APB1LPENR_WWDGLPEN 0x00000800U
6405 #define RCC_APB1LPENR_CAN3LPEN 0x00002000U
6406 #define RCC_APB1LPENR_SPI2LPEN 0x00004000U
6407 #define RCC_APB1LPENR_SPI3LPEN 0x00008000U
6408 #define RCC_APB1LPENR_SPDIFRXLPEN 0x00010000U
6409 #define RCC_APB1LPENR_USART2LPEN 0x00020000U
6410 #define RCC_APB1LPENR_USART3LPEN 0x00040000U
6411 #define RCC_APB1LPENR_UART4LPEN 0x00080000U
6412 #define RCC_APB1LPENR_UART5LPEN 0x00100000U
6413 #define RCC_APB1LPENR_I2C1LPEN 0x00200000U
6414 #define RCC_APB1LPENR_I2C2LPEN 0x00400000U
6415 #define RCC_APB1LPENR_I2C3LPEN 0x00800000U
6416 #define RCC_APB1LPENR_I2C4LPEN 0x01000000U
6417 #define RCC_APB1LPENR_CAN1LPEN 0x02000000U
6418 #define RCC_APB1LPENR_CAN2LPEN 0x04000000U
6419 #define RCC_APB1LPENR_CECLPEN 0x08000000U
6420 #define RCC_APB1LPENR_PWRLPEN 0x10000000U
6421 #define RCC_APB1LPENR_DACLPEN 0x20000000U
6422 #define RCC_APB1LPENR_UART7LPEN 0x40000000U
6423 #define RCC_APB1LPENR_UART8LPEN 0x80000000U
6424 
6425 /******************** Bit definition for RCC_APB2LPENR register *************/
6426 #define RCC_APB2LPENR_TIM1LPEN 0x00000001U
6427 #define RCC_APB2LPENR_TIM8LPEN 0x00000002U
6428 #define RCC_APB2LPENR_USART1LPEN 0x00000010U
6429 #define RCC_APB2LPENR_USART6LPEN 0x00000020U
6430 #define RCC_APB2LPENR_SDMMC2LPEN 0x00000080U
6431 #define RCC_APB2LPENR_ADC1LPEN 0x00000100U
6432 #define RCC_APB2LPENR_ADC2LPEN 0x00000200U
6433 #define RCC_APB2LPENR_ADC3LPEN 0x00000400U
6434 #define RCC_APB2LPENR_SDMMC1LPEN 0x00000800U
6435 #define RCC_APB2LPENR_SPI1LPEN 0x00001000U
6436 #define RCC_APB2LPENR_SPI4LPEN 0x00002000U
6437 #define RCC_APB2LPENR_SYSCFGLPEN 0x00004000U
6438 #define RCC_APB2LPENR_TIM9LPEN 0x00010000U
6439 #define RCC_APB2LPENR_TIM10LPEN 0x00020000U
6440 #define RCC_APB2LPENR_TIM11LPEN 0x00040000U
6441 #define RCC_APB2LPENR_SPI5LPEN 0x00100000U
6442 #define RCC_APB2LPENR_SPI6LPEN 0x00200000U
6443 #define RCC_APB2LPENR_SAI1LPEN 0x00400000U
6444 #define RCC_APB2LPENR_SAI2LPEN 0x00800000U
6445 #define RCC_APB2LPENR_LTDCLPEN 0x04000000U
6446 #define RCC_APB2LPENR_DSILPEN 0x08000000U
6447 #define RCC_APB2LPENR_DFSDM1LPEN 0x20000000U
6448 #define RCC_APB2LPENR_MDIOLPEN 0x40000000U
6449 
6450 /******************** Bit definition for RCC_BDCR register ******************/
6451 #define RCC_BDCR_LSEON 0x00000001U
6452 #define RCC_BDCR_LSERDY 0x00000002U
6453 #define RCC_BDCR_LSEBYP 0x00000004U
6454 #define RCC_BDCR_LSEDRV 0x00000018U
6455 #define RCC_BDCR_LSEDRV_0 0x00000008U
6456 #define RCC_BDCR_LSEDRV_1 0x00000010U
6457 #define RCC_BDCR_RTCSEL 0x00000300U
6458 #define RCC_BDCR_RTCSEL_0 0x00000100U
6459 #define RCC_BDCR_RTCSEL_1 0x00000200U
6460 #define RCC_BDCR_RTCEN 0x00008000U
6461 #define RCC_BDCR_BDRST 0x00010000U
6462 
6463 /******************** Bit definition for RCC_CSR register *******************/
6464 #define RCC_CSR_LSION 0x00000001U
6465 #define RCC_CSR_LSIRDY 0x00000002U
6466 #define RCC_CSR_RMVF 0x01000000U
6467 #define RCC_CSR_BORRSTF 0x02000000U
6468 #define RCC_CSR_PINRSTF 0x04000000U
6469 #define RCC_CSR_PORRSTF 0x08000000U
6470 #define RCC_CSR_SFTRSTF 0x10000000U
6471 #define RCC_CSR_IWDGRSTF 0x20000000U
6472 #define RCC_CSR_WWDGRSTF 0x40000000U
6473 #define RCC_CSR_LPWRRSTF 0x80000000U
6474 
6475 /******************** Bit definition for RCC_SSCGR register *****************/
6476 #define RCC_SSCGR_MODPER 0x00001FFFU
6477 #define RCC_SSCGR_INCSTEP 0x0FFFE000U
6478 #define RCC_SSCGR_SPREADSEL 0x40000000U
6479 #define RCC_SSCGR_SSCGEN 0x80000000U
6480 
6481 /******************** Bit definition for RCC_PLLI2SCFGR register ************/
6482 #define RCC_PLLI2SCFGR_PLLI2SN 0x00007FC0U
6483 #define RCC_PLLI2SCFGR_PLLI2SN_0 0x00000040U
6484 #define RCC_PLLI2SCFGR_PLLI2SN_1 0x00000080U
6485 #define RCC_PLLI2SCFGR_PLLI2SN_2 0x00000100U
6486 #define RCC_PLLI2SCFGR_PLLI2SN_3 0x00000200U
6487 #define RCC_PLLI2SCFGR_PLLI2SN_4 0x00000400U
6488 #define RCC_PLLI2SCFGR_PLLI2SN_5 0x00000800U
6489 #define RCC_PLLI2SCFGR_PLLI2SN_6 0x00001000U
6490 #define RCC_PLLI2SCFGR_PLLI2SN_7 0x00002000U
6491 #define RCC_PLLI2SCFGR_PLLI2SN_8 0x00004000U
6492 #define RCC_PLLI2SCFGR_PLLI2SP 0x00030000U
6493 #define RCC_PLLI2SCFGR_PLLI2SP_0 0x00010000U
6494 #define RCC_PLLI2SCFGR_PLLI2SP_1 0x00020000U
6495 #define RCC_PLLI2SCFGR_PLLI2SQ 0x0F000000U
6496 #define RCC_PLLI2SCFGR_PLLI2SQ_0 0x01000000U
6497 #define RCC_PLLI2SCFGR_PLLI2SQ_1 0x02000000U
6498 #define RCC_PLLI2SCFGR_PLLI2SQ_2 0x04000000U
6499 #define RCC_PLLI2SCFGR_PLLI2SQ_3 0x08000000U
6500 #define RCC_PLLI2SCFGR_PLLI2SR 0x70000000U
6501 #define RCC_PLLI2SCFGR_PLLI2SR_0 0x10000000U
6502 #define RCC_PLLI2SCFGR_PLLI2SR_1 0x20000000U
6503 #define RCC_PLLI2SCFGR_PLLI2SR_2 0x40000000U
6504 
6505 /******************** Bit definition for RCC_PLLSAICFGR register ************/
6506 #define RCC_PLLSAICFGR_PLLSAIN 0x00007FC0U
6507 #define RCC_PLLSAICFGR_PLLSAIN_0 0x00000040U
6508 #define RCC_PLLSAICFGR_PLLSAIN_1 0x00000080U
6509 #define RCC_PLLSAICFGR_PLLSAIN_2 0x00000100U
6510 #define RCC_PLLSAICFGR_PLLSAIN_3 0x00000200U
6511 #define RCC_PLLSAICFGR_PLLSAIN_4 0x00000400U
6512 #define RCC_PLLSAICFGR_PLLSAIN_5 0x00000800U
6513 #define RCC_PLLSAICFGR_PLLSAIN_6 0x00001000U
6514 #define RCC_PLLSAICFGR_PLLSAIN_7 0x00002000U
6515 #define RCC_PLLSAICFGR_PLLSAIN_8 0x00004000U
6516 #define RCC_PLLSAICFGR_PLLSAIP 0x00030000U
6517 #define RCC_PLLSAICFGR_PLLSAIP_0 0x00010000U
6518 #define RCC_PLLSAICFGR_PLLSAIP_1 0x00020000U
6519 #define RCC_PLLSAICFGR_PLLSAIQ 0x0F000000U
6520 #define RCC_PLLSAICFGR_PLLSAIQ_0 0x01000000U
6521 #define RCC_PLLSAICFGR_PLLSAIQ_1 0x02000000U
6522 #define RCC_PLLSAICFGR_PLLSAIQ_2 0x04000000U
6523 #define RCC_PLLSAICFGR_PLLSAIQ_3 0x08000000U
6524 #define RCC_PLLSAICFGR_PLLSAIR 0x70000000U
6525 #define RCC_PLLSAICFGR_PLLSAIR_0 0x10000000U
6526 #define RCC_PLLSAICFGR_PLLSAIR_1 0x20000000U
6527 #define RCC_PLLSAICFGR_PLLSAIR_2 0x40000000U
6528 
6529 /******************** Bit definition for RCC_DCKCFGR1 register ***************/
6530 #define RCC_DCKCFGR1_PLLI2SDIVQ 0x0000001FU
6531 #define RCC_DCKCFGR1_PLLI2SDIVQ_0 0x00000001U
6532 #define RCC_DCKCFGR1_PLLI2SDIVQ_1 0x00000002U
6533 #define RCC_DCKCFGR1_PLLI2SDIVQ_2 0x00000004U
6534 #define RCC_DCKCFGR1_PLLI2SDIVQ_3 0x00000008U
6535 #define RCC_DCKCFGR1_PLLI2SDIVQ_4 0x00000010U
6536 
6537 #define RCC_DCKCFGR1_PLLSAIDIVQ 0x00001F00U
6538 #define RCC_DCKCFGR1_PLLSAIDIVQ_0 0x00000100U
6539 #define RCC_DCKCFGR1_PLLSAIDIVQ_1 0x00000200U
6540 #define RCC_DCKCFGR1_PLLSAIDIVQ_2 0x00000400U
6541 #define RCC_DCKCFGR1_PLLSAIDIVQ_3 0x00000800U
6542 #define RCC_DCKCFGR1_PLLSAIDIVQ_4 0x00001000U
6543 
6544 #define RCC_DCKCFGR1_PLLSAIDIVR 0x00030000U
6545 #define RCC_DCKCFGR1_PLLSAIDIVR_0 0x00010000U
6546 #define RCC_DCKCFGR1_PLLSAIDIVR_1 0x00020000U
6547 
6548 #define RCC_DCKCFGR1_SAI1SEL 0x00300000U
6549 #define RCC_DCKCFGR1_SAI1SEL_0 0x00100000U
6550 #define RCC_DCKCFGR1_SAI1SEL_1 0x00200000U
6551 
6552 #define RCC_DCKCFGR1_SAI2SEL 0x00C00000U
6553 #define RCC_DCKCFGR1_SAI2SEL_0 0x00400000U
6554 #define RCC_DCKCFGR1_SAI2SEL_1 0x00800000U
6555 
6556 #define RCC_DCKCFGR1_TIMPRE 0x01000000U
6557 #define RCC_DCKCFGR1_DFSDM1SEL 0x02000000U
6558 #define RCC_DCKCFGR1_ADFSDM1SEL 0x04000000U
6559 
6560 /******************** Bit definition for RCC_DCKCFGR2 register ***************/
6561 #define RCC_DCKCFGR2_USART1SEL 0x00000003U
6562 #define RCC_DCKCFGR2_USART1SEL_0 0x00000001U
6563 #define RCC_DCKCFGR2_USART1SEL_1 0x00000002U
6564 #define RCC_DCKCFGR2_USART2SEL 0x0000000CU
6565 #define RCC_DCKCFGR2_USART2SEL_0 0x00000004U
6566 #define RCC_DCKCFGR2_USART2SEL_1 0x00000008U
6567 #define RCC_DCKCFGR2_USART3SEL 0x00000030U
6568 #define RCC_DCKCFGR2_USART3SEL_0 0x00000010U
6569 #define RCC_DCKCFGR2_USART3SEL_1 0x00000020U
6570 #define RCC_DCKCFGR2_UART4SEL 0x000000C0U
6571 #define RCC_DCKCFGR2_UART4SEL_0 0x00000040U
6572 #define RCC_DCKCFGR2_UART4SEL_1 0x00000080U
6573 #define RCC_DCKCFGR2_UART5SEL 0x00000300U
6574 #define RCC_DCKCFGR2_UART5SEL_0 0x00000100U
6575 #define RCC_DCKCFGR2_UART5SEL_1 0x00000200U
6576 #define RCC_DCKCFGR2_USART6SEL 0x00000C00U
6577 #define RCC_DCKCFGR2_USART6SEL_0 0x00000400U
6578 #define RCC_DCKCFGR2_USART6SEL_1 0x00000800U
6579 #define RCC_DCKCFGR2_UART7SEL 0x00003000U
6580 #define RCC_DCKCFGR2_UART7SEL_0 0x00001000U
6581 #define RCC_DCKCFGR2_UART7SEL_1 0x00002000U
6582 #define RCC_DCKCFGR2_UART8SEL 0x0000C000U
6583 #define RCC_DCKCFGR2_UART8SEL_0 0x00004000U
6584 #define RCC_DCKCFGR2_UART8SEL_1 0x00008000U
6585 #define RCC_DCKCFGR2_I2C1SEL 0x00030000U
6586 #define RCC_DCKCFGR2_I2C1SEL_0 0x00010000U
6587 #define RCC_DCKCFGR2_I2C1SEL_1 0x00020000U
6588 #define RCC_DCKCFGR2_I2C2SEL 0x000C0000U
6589 #define RCC_DCKCFGR2_I2C2SEL_0 0x00040000U
6590 #define RCC_DCKCFGR2_I2C2SEL_1 0x00080000U
6591 #define RCC_DCKCFGR2_I2C3SEL 0x00300000U
6592 #define RCC_DCKCFGR2_I2C3SEL_0 0x00100000U
6593 #define RCC_DCKCFGR2_I2C3SEL_1 0x00200000U
6594 #define RCC_DCKCFGR2_I2C4SEL 0x00C00000U
6595 #define RCC_DCKCFGR2_I2C4SEL_0 0x00400000U
6596 #define RCC_DCKCFGR2_I2C4SEL_1 0x00800000U
6597 #define RCC_DCKCFGR2_LPTIM1SEL 0x03000000U
6598 #define RCC_DCKCFGR2_LPTIM1SEL_0 0x01000000U
6599 #define RCC_DCKCFGR2_LPTIM1SEL_1 0x02000000U
6600 #define RCC_DCKCFGR2_CECSEL 0x04000000U
6601 #define RCC_DCKCFGR2_CK48MSEL 0x08000000U
6602 #define RCC_DCKCFGR2_SDMMC1SEL 0x10000000U
6603 #define RCC_DCKCFGR2_SDMMC2SEL 0x20000000U
6604 #define RCC_DCKCFGR2_DSISEL 0x40000000U
6605 
6606 /******************************************************************************/
6607 /* */
6608 /* RNG */
6609 /* */
6610 /******************************************************************************/
6611 /******************** Bits definition for RNG_CR register *******************/
6612 #define RNG_CR_RNGEN 0x00000004U
6613 #define RNG_CR_IE 0x00000008U
6614 
6615 /******************** Bits definition for RNG_SR register *******************/
6616 #define RNG_SR_DRDY 0x00000001U
6617 #define RNG_SR_CECS 0x00000002U
6618 #define RNG_SR_SECS 0x00000004U
6619 #define RNG_SR_CEIS 0x00000020U
6620 #define RNG_SR_SEIS 0x00000040U
6621 
6622 /******************************************************************************/
6623 /* */
6624 /* Real-Time Clock (RTC) */
6625 /* */
6626 /******************************************************************************/
6627 /******************** Bits definition for RTC_TR register *******************/
6628 #define RTC_TR_PM 0x00400000U
6629 #define RTC_TR_HT 0x00300000U
6630 #define RTC_TR_HT_0 0x00100000U
6631 #define RTC_TR_HT_1 0x00200000U
6632 #define RTC_TR_HU 0x000F0000U
6633 #define RTC_TR_HU_0 0x00010000U
6634 #define RTC_TR_HU_1 0x00020000U
6635 #define RTC_TR_HU_2 0x00040000U
6636 #define RTC_TR_HU_3 0x00080000U
6637 #define RTC_TR_MNT 0x00007000U
6638 #define RTC_TR_MNT_0 0x00001000U
6639 #define RTC_TR_MNT_1 0x00002000U
6640 #define RTC_TR_MNT_2 0x00004000U
6641 #define RTC_TR_MNU 0x00000F00U
6642 #define RTC_TR_MNU_0 0x00000100U
6643 #define RTC_TR_MNU_1 0x00000200U
6644 #define RTC_TR_MNU_2 0x00000400U
6645 #define RTC_TR_MNU_3 0x00000800U
6646 #define RTC_TR_ST 0x00000070U
6647 #define RTC_TR_ST_0 0x00000010U
6648 #define RTC_TR_ST_1 0x00000020U
6649 #define RTC_TR_ST_2 0x00000040U
6650 #define RTC_TR_SU 0x0000000FU
6651 #define RTC_TR_SU_0 0x00000001U
6652 #define RTC_TR_SU_1 0x00000002U
6653 #define RTC_TR_SU_2 0x00000004U
6654 #define RTC_TR_SU_3 0x00000008U
6655 
6656 /******************** Bits definition for RTC_DR register *******************/
6657 #define RTC_DR_YT 0x00F00000U
6658 #define RTC_DR_YT_0 0x00100000U
6659 #define RTC_DR_YT_1 0x00200000U
6660 #define RTC_DR_YT_2 0x00400000U
6661 #define RTC_DR_YT_3 0x00800000U
6662 #define RTC_DR_YU 0x000F0000U
6663 #define RTC_DR_YU_0 0x00010000U
6664 #define RTC_DR_YU_1 0x00020000U
6665 #define RTC_DR_YU_2 0x00040000U
6666 #define RTC_DR_YU_3 0x00080000U
6667 #define RTC_DR_WDU 0x0000E000U
6668 #define RTC_DR_WDU_0 0x00002000U
6669 #define RTC_DR_WDU_1 0x00004000U
6670 #define RTC_DR_WDU_2 0x00008000U
6671 #define RTC_DR_MT 0x00001000U
6672 #define RTC_DR_MU 0x00000F00U
6673 #define RTC_DR_MU_0 0x00000100U
6674 #define RTC_DR_MU_1 0x00000200U
6675 #define RTC_DR_MU_2 0x00000400U
6676 #define RTC_DR_MU_3 0x00000800U
6677 #define RTC_DR_DT 0x00000030U
6678 #define RTC_DR_DT_0 0x00000010U
6679 #define RTC_DR_DT_1 0x00000020U
6680 #define RTC_DR_DU 0x0000000FU
6681 #define RTC_DR_DU_0 0x00000001U
6682 #define RTC_DR_DU_1 0x00000002U
6683 #define RTC_DR_DU_2 0x00000004U
6684 #define RTC_DR_DU_3 0x00000008U
6685 
6686 /******************** Bits definition for RTC_CR register *******************/
6687 #define RTC_CR_ITSE 0x01000000U
6688 #define RTC_CR_COE 0x00800000U
6689 #define RTC_CR_OSEL 0x00600000U
6690 #define RTC_CR_OSEL_0 0x00200000U
6691 #define RTC_CR_OSEL_1 0x00400000U
6692 #define RTC_CR_POL 0x00100000U
6693 #define RTC_CR_COSEL 0x00080000U
6694 #define RTC_CR_BCK 0x00040000U
6695 #define RTC_CR_SUB1H 0x00020000U
6696 #define RTC_CR_ADD1H 0x00010000U
6697 #define RTC_CR_TSIE 0x00008000U
6698 #define RTC_CR_WUTIE 0x00004000U
6699 #define RTC_CR_ALRBIE 0x00002000U
6700 #define RTC_CR_ALRAIE 0x00001000U
6701 #define RTC_CR_TSE 0x00000800U
6702 #define RTC_CR_WUTE 0x00000400U
6703 #define RTC_CR_ALRBE 0x00000200U
6704 #define RTC_CR_ALRAE 0x00000100U
6705 #define RTC_CR_FMT 0x00000040U
6706 #define RTC_CR_BYPSHAD 0x00000020U
6707 #define RTC_CR_REFCKON 0x00000010U
6708 #define RTC_CR_TSEDGE 0x00000008U
6709 #define RTC_CR_WUCKSEL 0x00000007U
6710 #define RTC_CR_WUCKSEL_0 0x00000001U
6711 #define RTC_CR_WUCKSEL_1 0x00000002U
6712 #define RTC_CR_WUCKSEL_2 0x00000004U
6713 
6714 /******************** Bits definition for RTC_ISR register ******************/
6715 #define RTC_ISR_ITSF 0x00020000U
6716 #define RTC_ISR_RECALPF 0x00010000U
6717 #define RTC_ISR_TAMP3F 0x00008000U
6718 #define RTC_ISR_TAMP2F 0x00004000U
6719 #define RTC_ISR_TAMP1F 0x00002000U
6720 #define RTC_ISR_TSOVF 0x00001000U
6721 #define RTC_ISR_TSF 0x00000800U
6722 #define RTC_ISR_WUTF 0x00000400U
6723 #define RTC_ISR_ALRBF 0x00000200U
6724 #define RTC_ISR_ALRAF 0x00000100U
6725 #define RTC_ISR_INIT 0x00000080U
6726 #define RTC_ISR_INITF 0x00000040U
6727 #define RTC_ISR_RSF 0x00000020U
6728 #define RTC_ISR_INITS 0x00000010U
6729 #define RTC_ISR_SHPF 0x00000008U
6730 #define RTC_ISR_WUTWF 0x00000004U
6731 #define RTC_ISR_ALRBWF 0x00000002U
6732 #define RTC_ISR_ALRAWF 0x00000001U
6733 
6734 /******************** Bits definition for RTC_PRER register *****************/
6735 #define RTC_PRER_PREDIV_A 0x007F0000U
6736 #define RTC_PRER_PREDIV_S 0x00007FFFU
6737 
6738 /******************** Bits definition for RTC_WUTR register *****************/
6739 #define RTC_WUTR_WUT 0x0000FFFFU
6740 
6741 /******************** Bits definition for RTC_ALRMAR register ***************/
6742 #define RTC_ALRMAR_MSK4 0x80000000U
6743 #define RTC_ALRMAR_WDSEL 0x40000000U
6744 #define RTC_ALRMAR_DT 0x30000000U
6745 #define RTC_ALRMAR_DT_0 0x10000000U
6746 #define RTC_ALRMAR_DT_1 0x20000000U
6747 #define RTC_ALRMAR_DU 0x0F000000U
6748 #define RTC_ALRMAR_DU_0 0x01000000U
6749 #define RTC_ALRMAR_DU_1 0x02000000U
6750 #define RTC_ALRMAR_DU_2 0x04000000U
6751 #define RTC_ALRMAR_DU_3 0x08000000U
6752 #define RTC_ALRMAR_MSK3 0x00800000U
6753 #define RTC_ALRMAR_PM 0x00400000U
6754 #define RTC_ALRMAR_HT 0x00300000U
6755 #define RTC_ALRMAR_HT_0 0x00100000U
6756 #define RTC_ALRMAR_HT_1 0x00200000U
6757 #define RTC_ALRMAR_HU 0x000F0000U
6758 #define RTC_ALRMAR_HU_0 0x00010000U
6759 #define RTC_ALRMAR_HU_1 0x00020000U
6760 #define RTC_ALRMAR_HU_2 0x00040000U
6761 #define RTC_ALRMAR_HU_3 0x00080000U
6762 #define RTC_ALRMAR_MSK2 0x00008000U
6763 #define RTC_ALRMAR_MNT 0x00007000U
6764 #define RTC_ALRMAR_MNT_0 0x00001000U
6765 #define RTC_ALRMAR_MNT_1 0x00002000U
6766 #define RTC_ALRMAR_MNT_2 0x00004000U
6767 #define RTC_ALRMAR_MNU 0x00000F00U
6768 #define RTC_ALRMAR_MNU_0 0x00000100U
6769 #define RTC_ALRMAR_MNU_1 0x00000200U
6770 #define RTC_ALRMAR_MNU_2 0x00000400U
6771 #define RTC_ALRMAR_MNU_3 0x00000800U
6772 #define RTC_ALRMAR_MSK1 0x00000080U
6773 #define RTC_ALRMAR_ST 0x00000070U
6774 #define RTC_ALRMAR_ST_0 0x00000010U
6775 #define RTC_ALRMAR_ST_1 0x00000020U
6776 #define RTC_ALRMAR_ST_2 0x00000040U
6777 #define RTC_ALRMAR_SU 0x0000000FU
6778 #define RTC_ALRMAR_SU_0 0x00000001U
6779 #define RTC_ALRMAR_SU_1 0x00000002U
6780 #define RTC_ALRMAR_SU_2 0x00000004U
6781 #define RTC_ALRMAR_SU_3 0x00000008U
6782 
6783 /******************** Bits definition for RTC_ALRMBR register ***************/
6784 #define RTC_ALRMBR_MSK4 0x80000000U
6785 #define RTC_ALRMBR_WDSEL 0x40000000U
6786 #define RTC_ALRMBR_DT 0x30000000U
6787 #define RTC_ALRMBR_DT_0 0x10000000U
6788 #define RTC_ALRMBR_DT_1 0x20000000U
6789 #define RTC_ALRMBR_DU 0x0F000000U
6790 #define RTC_ALRMBR_DU_0 0x01000000U
6791 #define RTC_ALRMBR_DU_1 0x02000000U
6792 #define RTC_ALRMBR_DU_2 0x04000000U
6793 #define RTC_ALRMBR_DU_3 0x08000000U
6794 #define RTC_ALRMBR_MSK3 0x00800000U
6795 #define RTC_ALRMBR_PM 0x00400000U
6796 #define RTC_ALRMBR_HT 0x00300000U
6797 #define RTC_ALRMBR_HT_0 0x00100000U
6798 #define RTC_ALRMBR_HT_1 0x00200000U
6799 #define RTC_ALRMBR_HU 0x000F0000U
6800 #define RTC_ALRMBR_HU_0 0x00010000U
6801 #define RTC_ALRMBR_HU_1 0x00020000U
6802 #define RTC_ALRMBR_HU_2 0x00040000U
6803 #define RTC_ALRMBR_HU_3 0x00080000U
6804 #define RTC_ALRMBR_MSK2 0x00008000U
6805 #define RTC_ALRMBR_MNT 0x00007000U
6806 #define RTC_ALRMBR_MNT_0 0x00001000U
6807 #define RTC_ALRMBR_MNT_1 0x00002000U
6808 #define RTC_ALRMBR_MNT_2 0x00004000U
6809 #define RTC_ALRMBR_MNU 0x00000F00U
6810 #define RTC_ALRMBR_MNU_0 0x00000100U
6811 #define RTC_ALRMBR_MNU_1 0x00000200U
6812 #define RTC_ALRMBR_MNU_2 0x00000400U
6813 #define RTC_ALRMBR_MNU_3 0x00000800U
6814 #define RTC_ALRMBR_MSK1 0x00000080U
6815 #define RTC_ALRMBR_ST 0x00000070U
6816 #define RTC_ALRMBR_ST_0 0x00000010U
6817 #define RTC_ALRMBR_ST_1 0x00000020U
6818 #define RTC_ALRMBR_ST_2 0x00000040U
6819 #define RTC_ALRMBR_SU 0x0000000FU
6820 #define RTC_ALRMBR_SU_0 0x00000001U
6821 #define RTC_ALRMBR_SU_1 0x00000002U
6822 #define RTC_ALRMBR_SU_2 0x00000004U
6823 #define RTC_ALRMBR_SU_3 0x00000008U
6824 
6825 /******************** Bits definition for RTC_WPR register ******************/
6826 #define RTC_WPR_KEY 0x000000FFU
6827 
6828 /******************** Bits definition for RTC_SSR register ******************/
6829 #define RTC_SSR_SS 0x0000FFFFU
6830 
6831 /******************** Bits definition for RTC_SHIFTR register ***************/
6832 #define RTC_SHIFTR_SUBFS 0x00007FFFU
6833 #define RTC_SHIFTR_ADD1S 0x80000000U
6834 
6835 /******************** Bits definition for RTC_TSTR register *****************/
6836 #define RTC_TSTR_PM 0x00400000U
6837 #define RTC_TSTR_HT 0x00300000U
6838 #define RTC_TSTR_HT_0 0x00100000U
6839 #define RTC_TSTR_HT_1 0x00200000U
6840 #define RTC_TSTR_HU 0x000F0000U
6841 #define RTC_TSTR_HU_0 0x00010000U
6842 #define RTC_TSTR_HU_1 0x00020000U
6843 #define RTC_TSTR_HU_2 0x00040000U
6844 #define RTC_TSTR_HU_3 0x00080000U
6845 #define RTC_TSTR_MNT 0x00007000U
6846 #define RTC_TSTR_MNT_0 0x00001000U
6847 #define RTC_TSTR_MNT_1 0x00002000U
6848 #define RTC_TSTR_MNT_2 0x00004000U
6849 #define RTC_TSTR_MNU 0x00000F00U
6850 #define RTC_TSTR_MNU_0 0x00000100U
6851 #define RTC_TSTR_MNU_1 0x00000200U
6852 #define RTC_TSTR_MNU_2 0x00000400U
6853 #define RTC_TSTR_MNU_3 0x00000800U
6854 #define RTC_TSTR_ST 0x00000070U
6855 #define RTC_TSTR_ST_0 0x00000010U
6856 #define RTC_TSTR_ST_1 0x00000020U
6857 #define RTC_TSTR_ST_2 0x00000040U
6858 #define RTC_TSTR_SU 0x0000000FU
6859 #define RTC_TSTR_SU_0 0x00000001U
6860 #define RTC_TSTR_SU_1 0x00000002U
6861 #define RTC_TSTR_SU_2 0x00000004U
6862 #define RTC_TSTR_SU_3 0x00000008U
6863 
6864 /******************** Bits definition for RTC_TSDR register *****************/
6865 #define RTC_TSDR_WDU 0x0000E000U
6866 #define RTC_TSDR_WDU_0 0x00002000U
6867 #define RTC_TSDR_WDU_1 0x00004000U
6868 #define RTC_TSDR_WDU_2 0x00008000U
6869 #define RTC_TSDR_MT 0x00001000U
6870 #define RTC_TSDR_MU 0x00000F00U
6871 #define RTC_TSDR_MU_0 0x00000100U
6872 #define RTC_TSDR_MU_1 0x00000200U
6873 #define RTC_TSDR_MU_2 0x00000400U
6874 #define RTC_TSDR_MU_3 0x00000800U
6875 #define RTC_TSDR_DT 0x00000030U
6876 #define RTC_TSDR_DT_0 0x00000010U
6877 #define RTC_TSDR_DT_1 0x00000020U
6878 #define RTC_TSDR_DU 0x0000000FU
6879 #define RTC_TSDR_DU_0 0x00000001U
6880 #define RTC_TSDR_DU_1 0x00000002U
6881 #define RTC_TSDR_DU_2 0x00000004U
6882 #define RTC_TSDR_DU_3 0x00000008U
6883 
6884 /******************** Bits definition for RTC_TSSSR register ****************/
6885 #define RTC_TSSSR_SS 0x0000FFFFU
6886 
6887 /******************** Bits definition for RTC_CAL register *****************/
6888 #define RTC_CALR_CALP 0x00008000U
6889 #define RTC_CALR_CALW8 0x00004000U
6890 #define RTC_CALR_CALW16 0x00002000U
6891 #define RTC_CALR_CALM 0x000001FFU
6892 #define RTC_CALR_CALM_0 0x00000001U
6893 #define RTC_CALR_CALM_1 0x00000002U
6894 #define RTC_CALR_CALM_2 0x00000004U
6895 #define RTC_CALR_CALM_3 0x00000008U
6896 #define RTC_CALR_CALM_4 0x00000010U
6897 #define RTC_CALR_CALM_5 0x00000020U
6898 #define RTC_CALR_CALM_6 0x00000040U
6899 #define RTC_CALR_CALM_7 0x00000080U
6900 #define RTC_CALR_CALM_8 0x00000100U
6901 
6902 /******************** Bits definition for RTC_TAMPCR register ****************/
6903 #define RTC_TAMPCR_TAMP3MF 0x01000000U
6904 #define RTC_TAMPCR_TAMP3NOERASE 0x00800000U
6905 #define RTC_TAMPCR_TAMP3IE 0x00400000U
6906 #define RTC_TAMPCR_TAMP2MF 0x00200000U
6907 #define RTC_TAMPCR_TAMP2NOERASE 0x00100000U
6908 #define RTC_TAMPCR_TAMP2IE 0x00080000U
6909 #define RTC_TAMPCR_TAMP1MF 0x00040000U
6910 #define RTC_TAMPCR_TAMP1NOERASE 0x00020000U
6911 #define RTC_TAMPCR_TAMP1IE 0x00010000U
6912 #define RTC_TAMPCR_TAMPPUDIS 0x00008000U
6913 #define RTC_TAMPCR_TAMPPRCH 0x00006000U
6914 #define RTC_TAMPCR_TAMPPRCH_0 0x00002000U
6915 #define RTC_TAMPCR_TAMPPRCH_1 0x00004000U
6916 #define RTC_TAMPCR_TAMPFLT 0x00001800U
6917 #define RTC_TAMPCR_TAMPFLT_0 0x00000800U
6918 #define RTC_TAMPCR_TAMPFLT_1 0x00001000U
6919 #define RTC_TAMPCR_TAMPFREQ 0x00000700U
6920 #define RTC_TAMPCR_TAMPFREQ_0 0x00000100U
6921 #define RTC_TAMPCR_TAMPFREQ_1 0x00000200U
6922 #define RTC_TAMPCR_TAMPFREQ_2 0x00000400U
6923 #define RTC_TAMPCR_TAMPTS 0x00000080U
6924 #define RTC_TAMPCR_TAMP3TRG 0x00000040U
6925 #define RTC_TAMPCR_TAMP3E 0x00000020U
6926 #define RTC_TAMPCR_TAMP2TRG 0x00000010U
6927 #define RTC_TAMPCR_TAMP2E 0x00000008U
6928 #define RTC_TAMPCR_TAMPIE 0x00000004U
6929 #define RTC_TAMPCR_TAMP1TRG 0x00000002U
6930 #define RTC_TAMPCR_TAMP1E 0x00000001U
6931 
6932 
6933 /******************** Bits definition for RTC_ALRMASSR register *************/
6934 #define RTC_ALRMASSR_MASKSS 0x0F000000U
6935 #define RTC_ALRMASSR_MASKSS_0 0x01000000U
6936 #define RTC_ALRMASSR_MASKSS_1 0x02000000U
6937 #define RTC_ALRMASSR_MASKSS_2 0x04000000U
6938 #define RTC_ALRMASSR_MASKSS_3 0x08000000U
6939 #define RTC_ALRMASSR_SS 0x00007FFFU
6940 
6941 /******************** Bits definition for RTC_ALRMBSSR register *************/
6942 #define RTC_ALRMBSSR_MASKSS 0x0F000000U
6943 #define RTC_ALRMBSSR_MASKSS_0 0x01000000U
6944 #define RTC_ALRMBSSR_MASKSS_1 0x02000000U
6945 #define RTC_ALRMBSSR_MASKSS_2 0x04000000U
6946 #define RTC_ALRMBSSR_MASKSS_3 0x08000000U
6947 #define RTC_ALRMBSSR_SS 0x00007FFFU
6948 
6949 /******************** Bits definition for RTC_OR register ****************/
6950 #define RTC_OR_TSINSEL 0x00000006U
6951 #define RTC_OR_TSINSEL_0 0x00000002U
6952 #define RTC_OR_TSINSEL_1 0x00000004U
6953 #define RTC_OR_ALARMTYPE 0x00000008U
6954 
6955 /******************** Bits definition for RTC_BKP0R register ****************/
6956 #define RTC_BKP0R 0xFFFFFFFFU
6957 
6958 /******************** Bits definition for RTC_BKP1R register ****************/
6959 #define RTC_BKP1R 0xFFFFFFFFU
6960 
6961 /******************** Bits definition for RTC_BKP2R register ****************/
6962 #define RTC_BKP2R 0xFFFFFFFFU
6963 
6964 /******************** Bits definition for RTC_BKP3R register ****************/
6965 #define RTC_BKP3R 0xFFFFFFFFU
6966 
6967 /******************** Bits definition for RTC_BKP4R register ****************/
6968 #define RTC_BKP4R 0xFFFFFFFFU
6969 
6970 /******************** Bits definition for RTC_BKP5R register ****************/
6971 #define RTC_BKP5R 0xFFFFFFFFU
6972 
6973 /******************** Bits definition for RTC_BKP6R register ****************/
6974 #define RTC_BKP6R 0xFFFFFFFFU
6975 
6976 /******************** Bits definition for RTC_BKP7R register ****************/
6977 #define RTC_BKP7R 0xFFFFFFFFU
6978 
6979 /******************** Bits definition for RTC_BKP8R register ****************/
6980 #define RTC_BKP8R 0xFFFFFFFFU
6981 
6982 /******************** Bits definition for RTC_BKP9R register ****************/
6983 #define RTC_BKP9R 0xFFFFFFFFU
6984 
6985 /******************** Bits definition for RTC_BKP10R register ***************/
6986 #define RTC_BKP10R 0xFFFFFFFFU
6987 
6988 /******************** Bits definition for RTC_BKP11R register ***************/
6989 #define RTC_BKP11R 0xFFFFFFFFU
6990 
6991 /******************** Bits definition for RTC_BKP12R register ***************/
6992 #define RTC_BKP12R 0xFFFFFFFFU
6993 
6994 /******************** Bits definition for RTC_BKP13R register ***************/
6995 #define RTC_BKP13R 0xFFFFFFFFU
6996 
6997 /******************** Bits definition for RTC_BKP14R register ***************/
6998 #define RTC_BKP14R 0xFFFFFFFFU
6999 
7000 /******************** Bits definition for RTC_BKP15R register ***************/
7001 #define RTC_BKP15R 0xFFFFFFFFU
7002 
7003 /******************** Bits definition for RTC_BKP16R register ***************/
7004 #define RTC_BKP16R 0xFFFFFFFFU
7005 
7006 /******************** Bits definition for RTC_BKP17R register ***************/
7007 #define RTC_BKP17R 0xFFFFFFFFU
7008 
7009 /******************** Bits definition for RTC_BKP18R register ***************/
7010 #define RTC_BKP18R 0xFFFFFFFFU
7011 
7012 /******************** Bits definition for RTC_BKP19R register ***************/
7013 #define RTC_BKP19R 0xFFFFFFFFU
7014 
7015 /******************** Bits definition for RTC_BKP20R register ***************/
7016 #define RTC_BKP20R 0xFFFFFFFFU
7017 
7018 /******************** Bits definition for RTC_BKP21R register ***************/
7019 #define RTC_BKP21R 0xFFFFFFFFU
7020 
7021 /******************** Bits definition for RTC_BKP22R register ***************/
7022 #define RTC_BKP22R 0xFFFFFFFFU
7023 
7024 /******************** Bits definition for RTC_BKP23R register ***************/
7025 #define RTC_BKP23R 0xFFFFFFFFU
7026 
7027 /******************** Bits definition for RTC_BKP24R register ***************/
7028 #define RTC_BKP24R 0xFFFFFFFFU
7029 
7030 /******************** Bits definition for RTC_BKP25R register ***************/
7031 #define RTC_BKP25R 0xFFFFFFFFU
7032 
7033 /******************** Bits definition for RTC_BKP26R register ***************/
7034 #define RTC_BKP26R 0xFFFFFFFFU
7035 
7036 /******************** Bits definition for RTC_BKP27R register ***************/
7037 #define RTC_BKP27R 0xFFFFFFFFU
7038 
7039 /******************** Bits definition for RTC_BKP28R register ***************/
7040 #define RTC_BKP28R 0xFFFFFFFFU
7041 
7042 /******************** Bits definition for RTC_BKP29R register ***************/
7043 #define RTC_BKP29R 0xFFFFFFFFU
7044 
7045 /******************** Bits definition for RTC_BKP30R register ***************/
7046 #define RTC_BKP30R 0xFFFFFFFFU
7047 
7048 /******************** Bits definition for RTC_BKP31R register ***************/
7049 #define RTC_BKP31R 0xFFFFFFFFU
7050 
7051 /******************** Number of backup registers ******************************/
7052 #define RTC_BKP_NUMBER 0x00000020U
7053 
7054 
7055 /******************************************************************************/
7056 /* */
7057 /* Serial Audio Interface */
7058 /* */
7059 /******************************************************************************/
7060 /******************** Bit definition for SAI_GCR register *******************/
7061 #define SAI_GCR_SYNCIN 0x00000003U
7062 #define SAI_GCR_SYNCIN_0 0x00000001U
7063 #define SAI_GCR_SYNCIN_1 0x00000002U
7065 #define SAI_GCR_SYNCOUT 0x00000030U
7066 #define SAI_GCR_SYNCOUT_0 0x00000010U
7067 #define SAI_GCR_SYNCOUT_1 0x00000020U
7069 /******************* Bit definition for SAI_xCR1 register *******************/
7070 #define SAI_xCR1_MODE 0x00000003U
7071 #define SAI_xCR1_MODE_0 0x00000001U
7072 #define SAI_xCR1_MODE_1 0x00000002U
7074 #define SAI_xCR1_PRTCFG 0x0000000CU
7075 #define SAI_xCR1_PRTCFG_0 0x00000004U
7076 #define SAI_xCR1_PRTCFG_1 0x00000008U
7078 #define SAI_xCR1_DS 0x000000E0U
7079 #define SAI_xCR1_DS_0 0x00000020U
7080 #define SAI_xCR1_DS_1 0x00000040U
7081 #define SAI_xCR1_DS_2 0x00000080U
7083 #define SAI_xCR1_LSBFIRST 0x00000100U
7084 #define SAI_xCR1_CKSTR 0x00000200U
7086 #define SAI_xCR1_SYNCEN 0x00000C00U
7087 #define SAI_xCR1_SYNCEN_0 0x00000400U
7088 #define SAI_xCR1_SYNCEN_1 0x00000800U
7090 #define SAI_xCR1_MONO 0x00001000U
7091 #define SAI_xCR1_OUTDRIV 0x00002000U
7092 #define SAI_xCR1_SAIEN 0x00010000U
7093 #define SAI_xCR1_DMAEN 0x00020000U
7094 #define SAI_xCR1_NODIV 0x00080000U
7096 #define SAI_xCR1_MCKDIV 0x00F00000U
7097 #define SAI_xCR1_MCKDIV_0 0x00100000U
7098 #define SAI_xCR1_MCKDIV_1 0x00200000U
7099 #define SAI_xCR1_MCKDIV_2 0x00400000U
7100 #define SAI_xCR1_MCKDIV_3 0x00800000U
7102 /******************* Bit definition for SAI_xCR2 register *******************/
7103 #define SAI_xCR2_FTH 0x00000007U
7104 #define SAI_xCR2_FTH_0 0x00000001U
7105 #define SAI_xCR2_FTH_1 0x00000002U
7106 #define SAI_xCR2_FTH_2 0x00000004U
7108 #define SAI_xCR2_FFLUSH 0x00000008U
7109 #define SAI_xCR2_TRIS 0x00000010U
7110 #define SAI_xCR2_MUTE 0x00000020U
7111 #define SAI_xCR2_MUTEVAL 0x00000040U
7113 #define SAI_xCR2_MUTECNT 0x00001F80U
7114 #define SAI_xCR2_MUTECNT_0 0x00000080U
7115 #define SAI_xCR2_MUTECNT_1 0x00000100U
7116 #define SAI_xCR2_MUTECNT_2 0x00000200U
7117 #define SAI_xCR2_MUTECNT_3 0x00000400U
7118 #define SAI_xCR2_MUTECNT_4 0x00000800U
7119 #define SAI_xCR2_MUTECNT_5 0x00001000U
7121 #define SAI_xCR2_CPL 0x00002000U
7123 #define SAI_xCR2_COMP 0x0000C000U
7124 #define SAI_xCR2_COMP_0 0x00004000U
7125 #define SAI_xCR2_COMP_1 0x00008000U
7127 /****************** Bit definition for SAI_xFRCR register *******************/
7128 #define SAI_xFRCR_FRL 0x000000FFU
7129 #define SAI_xFRCR_FRL_0 0x00000001U
7130 #define SAI_xFRCR_FRL_1 0x00000002U
7131 #define SAI_xFRCR_FRL_2 0x00000004U
7132 #define SAI_xFRCR_FRL_3 0x00000008U
7133 #define SAI_xFRCR_FRL_4 0x00000010U
7134 #define SAI_xFRCR_FRL_5 0x00000020U
7135 #define SAI_xFRCR_FRL_6 0x00000040U
7136 #define SAI_xFRCR_FRL_7 0x00000080U
7138 #define SAI_xFRCR_FSALL 0x00007F00U
7139 #define SAI_xFRCR_FSALL_0 0x00000100U
7140 #define SAI_xFRCR_FSALL_1 0x00000200U
7141 #define SAI_xFRCR_FSALL_2 0x00000400U
7142 #define SAI_xFRCR_FSALL_3 0x00000800U
7143 #define SAI_xFRCR_FSALL_4 0x00001000U
7144 #define SAI_xFRCR_FSALL_5 0x00002000U
7145 #define SAI_xFRCR_FSALL_6 0x00004000U
7147 #define SAI_xFRCR_FSDEF 0x00010000U
7148 #define SAI_xFRCR_FSPOL 0x00020000U
7149 #define SAI_xFRCR_FSOFF 0x00040000U
7151 /* Legacy define */
7152 #define SAI_xFRCR_FSPO SAI_xFRCR_FSPOL
7153 
7154 /****************** Bit definition for SAI_xSLOTR register *******************/
7155 #define SAI_xSLOTR_FBOFF 0x0000001FU
7156 #define SAI_xSLOTR_FBOFF_0 0x00000001U
7157 #define SAI_xSLOTR_FBOFF_1 0x00000002U
7158 #define SAI_xSLOTR_FBOFF_2 0x00000004U
7159 #define SAI_xSLOTR_FBOFF_3 0x00000008U
7160 #define SAI_xSLOTR_FBOFF_4 0x00000010U
7162 #define SAI_xSLOTR_SLOTSZ 0x000000C0U
7163 #define SAI_xSLOTR_SLOTSZ_0 0x00000040U
7164 #define SAI_xSLOTR_SLOTSZ_1 0x00000080U
7166 #define SAI_xSLOTR_NBSLOT 0x00000F00U
7167 #define SAI_xSLOTR_NBSLOT_0 0x00000100U
7168 #define SAI_xSLOTR_NBSLOT_1 0x00000200U
7169 #define SAI_xSLOTR_NBSLOT_2 0x00000400U
7170 #define SAI_xSLOTR_NBSLOT_3 0x00000800U
7172 #define SAI_xSLOTR_SLOTEN 0xFFFF0000U
7174 /******************* Bit definition for SAI_xIMR register *******************/
7175 #define SAI_xIMR_OVRUDRIE 0x00000001U
7176 #define SAI_xIMR_MUTEDETIE 0x00000002U
7177 #define SAI_xIMR_WCKCFGIE 0x00000004U
7178 #define SAI_xIMR_FREQIE 0x00000008U
7179 #define SAI_xIMR_CNRDYIE 0x00000010U
7180 #define SAI_xIMR_AFSDETIE 0x00000020U
7181 #define SAI_xIMR_LFSDETIE 0x00000040U
7183 /******************** Bit definition for SAI_xSR register *******************/
7184 #define SAI_xSR_OVRUDR 0x00000001U
7185 #define SAI_xSR_MUTEDET 0x00000002U
7186 #define SAI_xSR_WCKCFG 0x00000004U
7187 #define SAI_xSR_FREQ 0x00000008U
7188 #define SAI_xSR_CNRDY 0x00000010U
7189 #define SAI_xSR_AFSDET 0x00000020U
7190 #define SAI_xSR_LFSDET 0x00000040U
7192 #define SAI_xSR_FLVL 0x00070000U
7193 #define SAI_xSR_FLVL_0 0x00010000U
7194 #define SAI_xSR_FLVL_1 0x00020000U
7195 #define SAI_xSR_FLVL_2 0x00040000U
7197 /****************** Bit definition for SAI_xCLRFR register ******************/
7198 #define SAI_xCLRFR_COVRUDR 0x00000001U
7199 #define SAI_xCLRFR_CMUTEDET 0x00000002U
7200 #define SAI_xCLRFR_CWCKCFG 0x00000004U
7201 #define SAI_xCLRFR_CFREQ 0x00000008U
7202 #define SAI_xCLRFR_CCNRDY 0x00000010U
7203 #define SAI_xCLRFR_CAFSDET 0x00000020U
7204 #define SAI_xCLRFR_CLFSDET 0x00000040U
7206 /****************** Bit definition for SAI_xDR register *********************/
7207 #define SAI_xDR_DATA 0xFFFFFFFFU
7208 
7209 /******************************************************************************/
7210 /* */
7211 /* SPDIF-RX Interface */
7212 /* */
7213 /******************************************************************************/
7214 /******************** Bit definition for SPDIF_CR register *******************/
7215 #define SPDIFRX_CR_SPDIFEN 0x00000003U
7216 #define SPDIFRX_CR_RXDMAEN 0x00000004U
7217 #define SPDIFRX_CR_RXSTEO 0x00000008U
7218 #define SPDIFRX_CR_DRFMT 0x00000030U
7219 #define SPDIFRX_CR_PMSK 0x00000040U
7220 #define SPDIFRX_CR_VMSK 0x00000080U
7221 #define SPDIFRX_CR_CUMSK 0x00000100U
7222 #define SPDIFRX_CR_PTMSK 0x00000200U
7223 #define SPDIFRX_CR_CBDMAEN 0x00000400U
7224 #define SPDIFRX_CR_CHSEL 0x00000800U
7225 #define SPDIFRX_CR_NBTR 0x00003000U
7226 #define SPDIFRX_CR_WFA 0x00004000U
7227 #define SPDIFRX_CR_INSEL 0x00070000U
7229 /******************* Bit definition for SPDIFRX_IMR register *******************/
7230 #define SPDIFRX_IMR_RXNEIE 0x00000001U
7231 #define SPDIFRX_IMR_CSRNEIE 0x00000002U
7232 #define SPDIFRX_IMR_PERRIE 0x00000004U
7233 #define SPDIFRX_IMR_OVRIE 0x00000008U
7234 #define SPDIFRX_IMR_SBLKIE 0x00000010U
7235 #define SPDIFRX_IMR_SYNCDIE 0x00000020U
7236 #define SPDIFRX_IMR_IFEIE 0x00000040U
7238 /******************* Bit definition for SPDIFRX_SR register *******************/
7239 #define SPDIFRX_SR_RXNE 0x00000001U
7240 #define SPDIFRX_SR_CSRNE 0x00000002U
7241 #define SPDIFRX_SR_PERR 0x00000004U
7242 #define SPDIFRX_SR_OVR 0x00000008U
7243 #define SPDIFRX_SR_SBD 0x00000010U
7244 #define SPDIFRX_SR_SYNCD 0x00000020U
7245 #define SPDIFRX_SR_FERR 0x00000040U
7246 #define SPDIFRX_SR_SERR 0x00000080U
7247 #define SPDIFRX_SR_TERR 0x00000100U
7248 #define SPDIFRX_SR_WIDTH5 0x7FFF0000U
7250 /******************* Bit definition for SPDIFRX_IFCR register *******************/
7251 #define SPDIFRX_IFCR_PERRCF 0x00000004U
7252 #define SPDIFRX_IFCR_OVRCF 0x00000008U
7253 #define SPDIFRX_IFCR_SBDCF 0x00000010U
7254 #define SPDIFRX_IFCR_SYNCDCF 0x00000020U
7256 /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b00 case) *******************/
7257 #define SPDIFRX_DR0_DR 0x00FFFFFFU
7258 #define SPDIFRX_DR0_PE 0x01000000U
7259 #define SPDIFRX_DR0_V 0x02000000U
7260 #define SPDIFRX_DR0_U 0x04000000U
7261 #define SPDIFRX_DR0_C 0x08000000U
7262 #define SPDIFRX_DR0_PT 0x30000000U
7264 /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b01 case) *******************/
7265 #define SPDIFRX_DR1_DR 0xFFFFFF00U
7266 #define SPDIFRX_DR1_PT 0x00000030U
7267 #define SPDIFRX_DR1_C 0x00000008U
7268 #define SPDIFRX_DR1_U 0x00000004U
7269 #define SPDIFRX_DR1_V 0x00000002U
7270 #define SPDIFRX_DR1_PE 0x00000001U
7272 /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b10 case) *******************/
7273 #define SPDIFRX_DR1_DRNL1 0xFFFF0000U
7274 #define SPDIFRX_DR1_DRNL2 0x0000FFFFU
7276 /******************* Bit definition for SPDIFRX_CSR register *******************/
7277 #define SPDIFRX_CSR_USR 0x0000FFFFU
7278 #define SPDIFRX_CSR_CS 0x00FF0000U
7279 #define SPDIFRX_CSR_SOB 0x01000000U
7281 /******************* Bit definition for SPDIFRX_DIR register *******************/
7282 #define SPDIFRX_DIR_THI 0x000013FFU
7283 #define SPDIFRX_DIR_TLO 0x1FFF0000U
7286 /******************************************************************************/
7287 /* */
7288 /* SD host Interface */
7289 /* */
7290 /******************************************************************************/
7291 /****************** Bit definition for SDMMC_POWER register ******************/
7292 #define SDMMC_POWER_PWRCTRL 0x03U
7293 #define SDMMC_POWER_PWRCTRL_0 0x01U
7294 #define SDMMC_POWER_PWRCTRL_1 0x02U
7296 /****************** Bit definition for SDMMC_CLKCR register ******************/
7297 #define SDMMC_CLKCR_CLKDIV 0x00FFU
7298 #define SDMMC_CLKCR_CLKEN 0x0100U
7299 #define SDMMC_CLKCR_PWRSAV 0x0200U
7300 #define SDMMC_CLKCR_BYPASS 0x0400U
7302 #define SDMMC_CLKCR_WIDBUS 0x1800U
7303 #define SDMMC_CLKCR_WIDBUS_0 0x0800U
7304 #define SDMMC_CLKCR_WIDBUS_1 0x1000U
7306 #define SDMMC_CLKCR_NEGEDGE 0x2000U
7307 #define SDMMC_CLKCR_HWFC_EN 0x4000U
7309 /******************* Bit definition for SDMMC_ARG register *******************/
7310 #define SDMMC_ARG_CMDARG 0xFFFFFFFFU
7312 /******************* Bit definition for SDMMC_CMD register *******************/
7313 #define SDMMC_CMD_CMDINDEX 0x003FU
7315 #define SDMMC_CMD_WAITRESP 0x00C0U
7316 #define SDMMC_CMD_WAITRESP_0 0x0040U
7317 #define SDMMC_CMD_WAITRESP_1 0x0080U
7319 #define SDMMC_CMD_WAITINT 0x0100U
7320 #define SDMMC_CMD_WAITPEND 0x0200U
7321 #define SDMMC_CMD_CPSMEN 0x0400U
7322 #define SDMMC_CMD_SDIOSUSPEND 0x0800U
7324 /***************** Bit definition for SDMMC_RESPCMD register *****************/
7325 #define SDMMC_RESPCMD_RESPCMD 0x3FU
7327 /****************** Bit definition for SDMMC_RESP0 register ******************/
7328 #define SDMMC_RESP0_CARDSTATUS0 0xFFFFFFFFU
7330 /****************** Bit definition for SDMMC_RESP1 register ******************/
7331 #define SDMMC_RESP1_CARDSTATUS1 0xFFFFFFFFU
7333 /****************** Bit definition for SDMMC_RESP2 register ******************/
7334 #define SDMMC_RESP2_CARDSTATUS2 0xFFFFFFFFU
7336 /****************** Bit definition for SDMMC_RESP3 register ******************/
7337 #define SDMMC_RESP3_CARDSTATUS3 0xFFFFFFFFU
7339 /****************** Bit definition for SDMMC_RESP4 register ******************/
7340 #define SDMMC_RESP4_CARDSTATUS4 0xFFFFFFFFU
7342 /****************** Bit definition for SDMMC_DTIMER register *****************/
7343 #define SDMMC_DTIMER_DATATIME 0xFFFFFFFFU
7345 /****************** Bit definition for SDMMC_DLEN register *******************/
7346 #define SDMMC_DLEN_DATALENGTH 0x01FFFFFFU
7348 /****************** Bit definition for SDMMC_DCTRL register ******************/
7349 #define SDMMC_DCTRL_DTEN 0x0001U
7350 #define SDMMC_DCTRL_DTDIR 0x0002U
7351 #define SDMMC_DCTRL_DTMODE 0x0004U
7352 #define SDMMC_DCTRL_DMAEN 0x0008U
7354 #define SDMMC_DCTRL_DBLOCKSIZE 0x00F0U
7355 #define SDMMC_DCTRL_DBLOCKSIZE_0 0x0010U
7356 #define SDMMC_DCTRL_DBLOCKSIZE_1 0x0020U
7357 #define SDMMC_DCTRL_DBLOCKSIZE_2 0x0040U
7358 #define SDMMC_DCTRL_DBLOCKSIZE_3 0x0080U
7360 #define SDMMC_DCTRL_RWSTART 0x0100U
7361 #define SDMMC_DCTRL_RWSTOP 0x0200U
7362 #define SDMMC_DCTRL_RWMOD 0x0400U
7363 #define SDMMC_DCTRL_SDIOEN 0x0800U
7365 /****************** Bit definition for SDMMC_DCOUNT register *****************/
7366 #define SDMMC_DCOUNT_DATACOUNT 0x01FFFFFFU
7368 /****************** Bit definition for SDMMC_STA registe ********************/
7369 #define SDMMC_STA_CCRCFAIL 0x00000001U
7370 #define SDMMC_STA_DCRCFAIL 0x00000002U
7371 #define SDMMC_STA_CTIMEOUT 0x00000004U
7372 #define SDMMC_STA_DTIMEOUT 0x00000008U
7373 #define SDMMC_STA_TXUNDERR 0x00000010U
7374 #define SDMMC_STA_RXOVERR 0x00000020U
7375 #define SDMMC_STA_CMDREND 0x00000040U
7376 #define SDMMC_STA_CMDSENT 0x00000080U
7377 #define SDMMC_STA_DATAEND 0x00000100U
7378 #define SDMMC_STA_DBCKEND 0x00000400U
7379 #define SDMMC_STA_CMDACT 0x00000800U
7380 #define SDMMC_STA_TXACT 0x00001000U
7381 #define SDMMC_STA_RXACT 0x00002000U
7382 #define SDMMC_STA_TXFIFOHE 0x00004000U
7383 #define SDMMC_STA_RXFIFOHF 0x00008000U
7384 #define SDMMC_STA_TXFIFOF 0x00010000U
7385 #define SDMMC_STA_RXFIFOF 0x00020000U
7386 #define SDMMC_STA_TXFIFOE 0x00040000U
7387 #define SDMMC_STA_RXFIFOE 0x00080000U
7388 #define SDMMC_STA_TXDAVL 0x00100000U
7389 #define SDMMC_STA_RXDAVL 0x00200000U
7390 #define SDMMC_STA_SDIOIT 0x00400000U
7392 /******************* Bit definition for SDMMC_ICR register *******************/
7393 #define SDMMC_ICR_CCRCFAILC 0x00000001U
7394 #define SDMMC_ICR_DCRCFAILC 0x00000002U
7395 #define SDMMC_ICR_CTIMEOUTC 0x00000004U
7396 #define SDMMC_ICR_DTIMEOUTC 0x00000008U
7397 #define SDMMC_ICR_TXUNDERRC 0x00000010U
7398 #define SDMMC_ICR_RXOVERRC 0x00000020U
7399 #define SDMMC_ICR_CMDRENDC 0x00000040U
7400 #define SDMMC_ICR_CMDSENTC 0x00000080U
7401 #define SDMMC_ICR_DATAENDC 0x00000100U
7402 #define SDMMC_ICR_DBCKENDC 0x00000400U
7403 #define SDMMC_ICR_SDIOITC 0x00400000U
7405 /****************** Bit definition for SDMMC_MASK register *******************/
7406 #define SDMMC_MASK_CCRCFAILIE 0x00000001U
7407 #define SDMMC_MASK_DCRCFAILIE 0x00000002U
7408 #define SDMMC_MASK_CTIMEOUTIE 0x00000004U
7409 #define SDMMC_MASK_DTIMEOUTIE 0x00000008U
7410 #define SDMMC_MASK_TXUNDERRIE 0x00000010U
7411 #define SDMMC_MASK_RXOVERRIE 0x00000020U
7412 #define SDMMC_MASK_CMDRENDIE 0x00000040U
7413 #define SDMMC_MASK_CMDSENTIE 0x00000080U
7414 #define SDMMC_MASK_DATAENDIE 0x00000100U
7415 #define SDMMC_MASK_DBCKENDIE 0x00000400U
7416 #define SDMMC_MASK_CMDACTIE 0x00000800U
7417 #define SDMMC_MASK_TXACTIE 0x00001000U
7418 #define SDMMC_MASK_RXACTIE 0x00002000U
7419 #define SDMMC_MASK_TXFIFOHEIE 0x00004000U
7420 #define SDMMC_MASK_RXFIFOHFIE 0x00008000U
7421 #define SDMMC_MASK_TXFIFOFIE 0x00010000U
7422 #define SDMMC_MASK_RXFIFOFIE 0x00020000U
7423 #define SDMMC_MASK_TXFIFOEIE 0x00040000U
7424 #define SDMMC_MASK_RXFIFOEIE 0x00080000U
7425 #define SDMMC_MASK_TXDAVLIE 0x00100000U
7426 #define SDMMC_MASK_RXDAVLIE 0x00200000U
7427 #define SDMMC_MASK_SDIOITIE 0x00400000U
7429 /***************** Bit definition for SDMMC_FIFOCNT register *****************/
7430 #define SDMMC_FIFOCNT_FIFOCOUNT 0x00FFFFFFU
7432 /****************** Bit definition for SDMMC_FIFO register *******************/
7433 #define SDMMC_FIFO_FIFODATA 0xFFFFFFFFU
7435 /******************************************************************************/
7436 /* */
7437 /* Serial Peripheral Interface (SPI) */
7438 /* */
7439 /******************************************************************************/
7440 /******************* Bit definition for SPI_CR1 register ********************/
7441 #define SPI_CR1_CPHA 0x00000001U
7442 #define SPI_CR1_CPOL 0x00000002U
7443 #define SPI_CR1_MSTR 0x00000004U
7444 #define SPI_CR1_BR 0x00000038U
7445 #define SPI_CR1_BR_0 0x00000008U
7446 #define SPI_CR1_BR_1 0x00000010U
7447 #define SPI_CR1_BR_2 0x00000020U
7448 #define SPI_CR1_SPE 0x00000040U
7449 #define SPI_CR1_LSBFIRST 0x00000080U
7450 #define SPI_CR1_SSI 0x00000100U
7451 #define SPI_CR1_SSM 0x00000200U
7452 #define SPI_CR1_RXONLY 0x00000400U
7453 #define SPI_CR1_CRCL 0x00000800U
7454 #define SPI_CR1_CRCNEXT 0x00001000U
7455 #define SPI_CR1_CRCEN 0x00002000U
7456 #define SPI_CR1_BIDIOE 0x00004000U
7457 #define SPI_CR1_BIDIMODE 0x00008000U
7459 /******************* Bit definition for SPI_CR2 register ********************/
7460 #define SPI_CR2_RXDMAEN 0x00000001U
7461 #define SPI_CR2_TXDMAEN 0x00000002U
7462 #define SPI_CR2_SSOE 0x00000004U
7463 #define SPI_CR2_NSSP 0x00000008U
7464 #define SPI_CR2_FRF 0x00000010U
7465 #define SPI_CR2_ERRIE 0x00000020U
7466 #define SPI_CR2_RXNEIE 0x00000040U
7467 #define SPI_CR2_TXEIE 0x00000080U
7468 #define SPI_CR2_DS 0x00000F00U
7469 #define SPI_CR2_DS_0 0x00000100U
7470 #define SPI_CR2_DS_1 0x00000200U
7471 #define SPI_CR2_DS_2 0x00000400U
7472 #define SPI_CR2_DS_3 0x00000800U
7473 #define SPI_CR2_FRXTH 0x00001000U
7474 #define SPI_CR2_LDMARX 0x00002000U
7475 #define SPI_CR2_LDMATX 0x00004000U
7477 /******************** Bit definition for SPI_SR register ********************/
7478 #define SPI_SR_RXNE 0x00000001U
7479 #define SPI_SR_TXE 0x00000002U
7480 #define SPI_SR_CHSIDE 0x00000004U
7481 #define SPI_SR_UDR 0x00000008U
7482 #define SPI_SR_CRCERR 0x00000010U
7483 #define SPI_SR_MODF 0x00000020U
7484 #define SPI_SR_OVR 0x00000040U
7485 #define SPI_SR_BSY 0x00000080U
7486 #define SPI_SR_FRE 0x00000100U
7487 #define SPI_SR_FRLVL 0x00000600U
7488 #define SPI_SR_FRLVL_0 0x00000200U
7489 #define SPI_SR_FRLVL_1 0x00000400U
7490 #define SPI_SR_FTLVL 0x00001800U
7491 #define SPI_SR_FTLVL_0 0x00000800U
7492 #define SPI_SR_FTLVL_1 0x00001000U
7494 /******************** Bit definition for SPI_DR register ********************/
7495 #define SPI_DR_DR 0xFFFFU
7497 /******************* Bit definition for SPI_CRCPR register ******************/
7498 #define SPI_CRCPR_CRCPOLY 0xFFFFU
7500 /****************** Bit definition for SPI_RXCRCR register ******************/
7501 #define SPI_RXCRCR_RXCRC 0xFFFFU
7503 /****************** Bit definition for SPI_TXCRCR register ******************/
7504 #define SPI_TXCRCR_TXCRC 0xFFFFU
7506 /****************** Bit definition for SPI_I2SCFGR register *****************/
7507 #define SPI_I2SCFGR_CHLEN 0x00000001U
7508 #define SPI_I2SCFGR_DATLEN 0x00000006U
7509 #define SPI_I2SCFGR_DATLEN_0 0x00000002U
7510 #define SPI_I2SCFGR_DATLEN_1 0x00000004U
7511 #define SPI_I2SCFGR_CKPOL 0x00000008U
7512 #define SPI_I2SCFGR_I2SSTD 0x00000030U
7513 #define SPI_I2SCFGR_I2SSTD_0 0x00000010U
7514 #define SPI_I2SCFGR_I2SSTD_1 0x00000020U
7515 #define SPI_I2SCFGR_PCMSYNC 0x00000080U
7516 #define SPI_I2SCFGR_I2SCFG 0x00000300U
7517 #define SPI_I2SCFGR_I2SCFG_0 0x00000100U
7518 #define SPI_I2SCFGR_I2SCFG_1 0x00000200U
7519 #define SPI_I2SCFGR_I2SE 0x00000400U
7520 #define SPI_I2SCFGR_I2SMOD 0x00000800U
7521 #define SPI_I2SCFGR_ASTRTEN 0x00001000U
7523 /****************** Bit definition for SPI_I2SPR register *******************/
7524 #define SPI_I2SPR_I2SDIV 0x00FFU
7525 #define SPI_I2SPR_ODD 0x0100U
7526 #define SPI_I2SPR_MCKOE 0x0200U
7529 /******************************************************************************/
7530 /* */
7531 /* SYSCFG */
7532 /* */
7533 /******************************************************************************/
7534 /****************** Bit definition for SYSCFG_MEMRMP register ***************/
7535 #define SYSCFG_MEMRMP_MEM_BOOT 0x00000001U
7537 #define SYSCFG_MEMRMP_SWP_FB 0x00000100U
7539 #define SYSCFG_MEMRMP_SWP_FMC 0x00000C00U
7540 #define SYSCFG_MEMRMP_SWP_FMC_0 0x00000400U
7541 #define SYSCFG_MEMRMP_SWP_FMC_1 0x00000800U
7542 
7543 /****************** Bit definition for SYSCFG_PMC register ******************/
7544 #define SYSCFG_PMC_I2C1_FMP 0x00000001U
7545 #define SYSCFG_PMC_I2C2_FMP 0x00000002U
7546 #define SYSCFG_PMC_I2C3_FMP 0x00000004U
7547 #define SYSCFG_PMC_I2C4_FMP 0x00000008U
7548 #define SYSCFG_PMC_I2C_PB6_FMP 0x00000010U
7549 #define SYSCFG_PMC_I2C_PB7_FMP 0x00000020U
7550 #define SYSCFG_PMC_I2C_PB8_FMP 0x00000040U
7551 #define SYSCFG_PMC_I2C_PB9_FMP 0x00000080U
7553 #define SYSCFG_PMC_ADCxDC2 0x00070000U
7554 #define SYSCFG_PMC_ADC1DC2 0x00010000U
7555 #define SYSCFG_PMC_ADC2DC2 0x00020000U
7556 #define SYSCFG_PMC_ADC3DC2 0x00040000U
7558 #define SYSCFG_PMC_MII_RMII_SEL 0x00800000U
7560 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
7561 #define SYSCFG_EXTICR1_EXTI0 0x000FU
7562 #define SYSCFG_EXTICR1_EXTI1 0x00F0U
7563 #define SYSCFG_EXTICR1_EXTI2 0x0F00U
7564 #define SYSCFG_EXTICR1_EXTI3 0xF000U
7568 #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U
7569 #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U
7570 #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U
7571 #define SYSCFG_EXTICR1_EXTI0_PD 0x0003U
7572 #define SYSCFG_EXTICR1_EXTI0_PE 0x0004U
7573 #define SYSCFG_EXTICR1_EXTI0_PF 0x0005U
7574 #define SYSCFG_EXTICR1_EXTI0_PG 0x0006U
7575 #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U
7576 #define SYSCFG_EXTICR1_EXTI0_PI 0x0008U
7577 #define SYSCFG_EXTICR1_EXTI0_PJ 0x0009U
7578 #define SYSCFG_EXTICR1_EXTI0_PK 0x000AU
7583 #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U
7584 #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U
7585 #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U
7586 #define SYSCFG_EXTICR1_EXTI1_PD 0x0030U
7587 #define SYSCFG_EXTICR1_EXTI1_PE 0x0040U
7588 #define SYSCFG_EXTICR1_EXTI1_PF 0x0050U
7589 #define SYSCFG_EXTICR1_EXTI1_PG 0x0060U
7590 #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U
7591 #define SYSCFG_EXTICR1_EXTI1_PI 0x0080U
7592 #define SYSCFG_EXTICR1_EXTI1_PJ 0x0090U
7593 #define SYSCFG_EXTICR1_EXTI1_PK 0x00A0U
7598 #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U
7599 #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U
7600 #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U
7601 #define SYSCFG_EXTICR1_EXTI2_PD 0x0300U
7602 #define SYSCFG_EXTICR1_EXTI2_PE 0x0400U
7603 #define SYSCFG_EXTICR1_EXTI2_PF 0x0500U
7604 #define SYSCFG_EXTICR1_EXTI2_PG 0x0600U
7605 #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U
7606 #define SYSCFG_EXTICR1_EXTI2_PI 0x0800U
7607 #define SYSCFG_EXTICR1_EXTI2_PJ 0x0900U
7608 #define SYSCFG_EXTICR1_EXTI2_PK 0x0A00U
7613 #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U
7614 #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U
7615 #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U
7616 #define SYSCFG_EXTICR1_EXTI3_PD 0x3000U
7617 #define SYSCFG_EXTICR1_EXTI3_PE 0x4000U
7618 #define SYSCFG_EXTICR1_EXTI3_PF 0x5000U
7619 #define SYSCFG_EXTICR1_EXTI3_PG 0x6000U
7620 #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U
7621 #define SYSCFG_EXTICR1_EXTI3_PI 0x8000U
7622 #define SYSCFG_EXTICR1_EXTI3_PJ 0x9000U
7623 #define SYSCFG_EXTICR1_EXTI3_PK 0xA000U
7625 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
7626 #define SYSCFG_EXTICR2_EXTI4 0x000FU
7627 #define SYSCFG_EXTICR2_EXTI5 0x00F0U
7628 #define SYSCFG_EXTICR2_EXTI6 0x0F00U
7629 #define SYSCFG_EXTICR2_EXTI7 0xF000U
7633 #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U
7634 #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U
7635 #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U
7636 #define SYSCFG_EXTICR2_EXTI4_PD 0x0003U
7637 #define SYSCFG_EXTICR2_EXTI4_PE 0x0004U
7638 #define SYSCFG_EXTICR2_EXTI4_PF 0x0005U
7639 #define SYSCFG_EXTICR2_EXTI4_PG 0x0006U
7640 #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U
7641 #define SYSCFG_EXTICR2_EXTI4_PI 0x0008U
7642 #define SYSCFG_EXTICR2_EXTI4_PJ 0x0009U
7643 #define SYSCFG_EXTICR2_EXTI4_PK 0x000AU
7648 #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U
7649 #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U
7650 #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U
7651 #define SYSCFG_EXTICR2_EXTI5_PD 0x0030U
7652 #define SYSCFG_EXTICR2_EXTI5_PE 0x0040U
7653 #define SYSCFG_EXTICR2_EXTI5_PF 0x0050U
7654 #define SYSCFG_EXTICR2_EXTI5_PG 0x0060U
7655 #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U
7656 #define SYSCFG_EXTICR2_EXTI5_PI 0x0080U
7657 #define SYSCFG_EXTICR2_EXTI5_PJ 0x0090U
7658 #define SYSCFG_EXTICR2_EXTI5_PK 0x00A0U
7663 #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U
7664 #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U
7665 #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U
7666 #define SYSCFG_EXTICR2_EXTI6_PD 0x0300U
7667 #define SYSCFG_EXTICR2_EXTI6_PE 0x0400U
7668 #define SYSCFG_EXTICR2_EXTI6_PF 0x0500U
7669 #define SYSCFG_EXTICR2_EXTI6_PG 0x0600U
7670 #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U
7671 #define SYSCFG_EXTICR2_EXTI6_PI 0x0800U
7672 #define SYSCFG_EXTICR2_EXTI6_PJ 0x0900U
7673 #define SYSCFG_EXTICR2_EXTI6_PK 0x0A00U
7678 #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U
7679 #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U
7680 #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U
7681 #define SYSCFG_EXTICR2_EXTI7_PD 0x3000U
7682 #define SYSCFG_EXTICR2_EXTI7_PE 0x4000U
7683 #define SYSCFG_EXTICR2_EXTI7_PF 0x5000U
7684 #define SYSCFG_EXTICR2_EXTI7_PG 0x6000U
7685 #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U
7686 #define SYSCFG_EXTICR2_EXTI7_PI 0x8000U
7687 #define SYSCFG_EXTICR2_EXTI7_PJ 0x9000U
7688 #define SYSCFG_EXTICR2_EXTI7_PK 0xA000U
7690 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
7691 #define SYSCFG_EXTICR3_EXTI8 0x000FU
7692 #define SYSCFG_EXTICR3_EXTI9 0x00F0U
7693 #define SYSCFG_EXTICR3_EXTI10 0x0F00U
7694 #define SYSCFG_EXTICR3_EXTI11 0xF000U
7699 #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U
7700 #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U
7701 #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U
7702 #define SYSCFG_EXTICR3_EXTI8_PD 0x0003U
7703 #define SYSCFG_EXTICR3_EXTI8_PE 0x0004U
7704 #define SYSCFG_EXTICR3_EXTI8_PF 0x0005U
7705 #define SYSCFG_EXTICR3_EXTI8_PG 0x0006U
7706 #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U
7707 #define SYSCFG_EXTICR3_EXTI8_PI 0x0008U
7708 #define SYSCFG_EXTICR3_EXTI8_PJ 0x0009U
7713 #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U
7714 #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U
7715 #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U
7716 #define SYSCFG_EXTICR3_EXTI9_PD 0x0030U
7717 #define SYSCFG_EXTICR3_EXTI9_PE 0x0040U
7718 #define SYSCFG_EXTICR3_EXTI9_PF 0x0050U
7719 #define SYSCFG_EXTICR3_EXTI9_PG 0x0060U
7720 #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U
7721 #define SYSCFG_EXTICR3_EXTI9_PI 0x0080U
7722 #define SYSCFG_EXTICR3_EXTI9_PJ 0x0090U
7727 #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U
7728 #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U
7729 #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U
7730 #define SYSCFG_EXTICR3_EXTI10_PD 0x0300U
7731 #define SYSCFG_EXTICR3_EXTI10_PE 0x0400U
7732 #define SYSCFG_EXTICR3_EXTI10_PF 0x0500U
7733 #define SYSCFG_EXTICR3_EXTI10_PG 0x0600U
7734 #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U
7735 #define SYSCFG_EXTICR3_EXTI10_PI 0x0800U
7736 #define SYSCFG_EXTICR3_EXTI10_PJ 0x0900U
7741 #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U
7742 #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U
7743 #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U
7744 #define SYSCFG_EXTICR3_EXTI11_PD 0x3000U
7745 #define SYSCFG_EXTICR3_EXTI11_PE 0x4000U
7746 #define SYSCFG_EXTICR3_EXTI11_PF 0x5000U
7747 #define SYSCFG_EXTICR3_EXTI11_PG 0x6000U
7748 #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U
7749 #define SYSCFG_EXTICR3_EXTI11_PI 0x8000U
7750 #define SYSCFG_EXTICR3_EXTI11_PJ 0x9000U
7753 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
7754 #define SYSCFG_EXTICR4_EXTI12 0x000FU
7755 #define SYSCFG_EXTICR4_EXTI13 0x00F0U
7756 #define SYSCFG_EXTICR4_EXTI14 0x0F00U
7757 #define SYSCFG_EXTICR4_EXTI15 0xF000U
7761 #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U
7762 #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U
7763 #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U
7764 #define SYSCFG_EXTICR4_EXTI12_PD 0x0003U
7765 #define SYSCFG_EXTICR4_EXTI12_PE 0x0004U
7766 #define SYSCFG_EXTICR4_EXTI12_PF 0x0005U
7767 #define SYSCFG_EXTICR4_EXTI12_PG 0x0006U
7768 #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U
7769 #define SYSCFG_EXTICR4_EXTI12_PI 0x0008U
7770 #define SYSCFG_EXTICR4_EXTI12_PJ 0x0009U
7775 #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U
7776 #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U
7777 #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U
7778 #define SYSCFG_EXTICR4_EXTI13_PD 0x0030U
7779 #define SYSCFG_EXTICR4_EXTI13_PE 0x0040U
7780 #define SYSCFG_EXTICR4_EXTI13_PF 0x0050U
7781 #define SYSCFG_EXTICR4_EXTI13_PG 0x0060U
7782 #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U
7783 #define SYSCFG_EXTICR4_EXTI13_PI 0x0080U
7784 #define SYSCFG_EXTICR4_EXTI13_PJ 0x0090U
7789 #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U
7790 #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U
7791 #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U
7792 #define SYSCFG_EXTICR4_EXTI14_PD 0x0300U
7793 #define SYSCFG_EXTICR4_EXTI14_PE 0x0400U
7794 #define SYSCFG_EXTICR4_EXTI14_PF 0x0500U
7795 #define SYSCFG_EXTICR4_EXTI14_PG 0x0600U
7796 #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U
7797 #define SYSCFG_EXTICR4_EXTI14_PI 0x0800U
7798 #define SYSCFG_EXTICR4_EXTI14_PJ 0x0900U
7803 #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U
7804 #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U
7805 #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U
7806 #define SYSCFG_EXTICR4_EXTI15_PD 0x3000U
7807 #define SYSCFG_EXTICR4_EXTI15_PE 0x4000U
7808 #define SYSCFG_EXTICR4_EXTI15_PF 0x5000U
7809 #define SYSCFG_EXTICR4_EXTI15_PG 0x6000U
7810 #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U
7811 #define SYSCFG_EXTICR4_EXTI15_PI 0x8000U
7812 #define SYSCFG_EXTICR4_EXTI15_PJ 0x9000U
7814 /****************** Bit definition for SYSCFG_CBR register ******************/
7815 #define SYSCFG_CBR_CLL 0x00000001U
7816 #define SYSCFG_CBR_PVDL 0x00000004U
7818 /****************** Bit definition for SYSCFG_CMPCR register ****************/
7819 #define SYSCFG_CMPCR_CMP_PD 0x00000001U
7820 #define SYSCFG_CMPCR_READY 0x00000100U
7822 /******************************************************************************/
7823 /* */
7824 /* TIM */
7825 /* */
7826 /******************************************************************************/
7827 /******************* Bit definition for TIM_CR1 register ********************/
7828 #define TIM_CR1_CEN 0x0001U
7829 #define TIM_CR1_UDIS 0x0002U
7830 #define TIM_CR1_URS 0x0004U
7831 #define TIM_CR1_OPM 0x0008U
7832 #define TIM_CR1_DIR 0x0010U
7834 #define TIM_CR1_CMS 0x0060U
7835 #define TIM_CR1_CMS_0 0x0020U
7836 #define TIM_CR1_CMS_1 0x0040U
7838 #define TIM_CR1_ARPE 0x0080U
7840 #define TIM_CR1_CKD 0x0300U
7841 #define TIM_CR1_CKD_0 0x0100U
7842 #define TIM_CR1_CKD_1 0x0200U
7843 #define TIM_CR1_UIFREMAP 0x0800U
7845 /******************* Bit definition for TIM_CR2 register ********************/
7846 #define TIM_CR2_CCPC 0x00000001U
7847 #define TIM_CR2_CCUS 0x00000004U
7848 #define TIM_CR2_CCDS 0x00000008U
7850 #define TIM_CR2_OIS5 0x00010000U
7851 #define TIM_CR2_OIS6 0x00040000U
7853 #define TIM_CR2_MMS 0x0070U
7854 #define TIM_CR2_MMS_0 0x0010U
7855 #define TIM_CR2_MMS_1 0x0020U
7856 #define TIM_CR2_MMS_2 0x0040U
7858 #define TIM_CR2_MMS2 0x00F00000U
7859 #define TIM_CR2_MMS2_0 0x00100000U
7860 #define TIM_CR2_MMS2_1 0x00200000U
7861 #define TIM_CR2_MMS2_2 0x00400000U
7862 #define TIM_CR2_MMS2_3 0x00800000U
7864 #define TIM_CR2_TI1S 0x0080U
7865 #define TIM_CR2_OIS1 0x0100U
7866 #define TIM_CR2_OIS1N 0x0200U
7867 #define TIM_CR2_OIS2 0x0400U
7868 #define TIM_CR2_OIS2N 0x0800U
7869 #define TIM_CR2_OIS3 0x1000U
7870 #define TIM_CR2_OIS3N 0x2000U
7871 #define TIM_CR2_OIS4 0x4000U
7873 /******************* Bit definition for TIM_SMCR register *******************/
7874 #define TIM_SMCR_SMS 0x00010007U
7875 #define TIM_SMCR_SMS_0 0x00000001U
7876 #define TIM_SMCR_SMS_1 0x00000002U
7877 #define TIM_SMCR_SMS_2 0x00000004U
7878 #define TIM_SMCR_SMS_3 0x00010000U
7879 #define TIM_SMCR_OCCS 0x00000008U
7881 #define TIM_SMCR_TS 0x0070U
7882 #define TIM_SMCR_TS_0 0x0010U
7883 #define TIM_SMCR_TS_1 0x0020U
7884 #define TIM_SMCR_TS_2 0x0040U
7886 #define TIM_SMCR_MSM 0x0080U
7888 #define TIM_SMCR_ETF 0x0F00U
7889 #define TIM_SMCR_ETF_0 0x0100U
7890 #define TIM_SMCR_ETF_1 0x0200U
7891 #define TIM_SMCR_ETF_2 0x0400U
7892 #define TIM_SMCR_ETF_3 0x0800U
7894 #define TIM_SMCR_ETPS 0x3000U
7895 #define TIM_SMCR_ETPS_0 0x1000U
7896 #define TIM_SMCR_ETPS_1 0x2000U
7898 #define TIM_SMCR_ECE 0x4000U
7899 #define TIM_SMCR_ETP 0x8000U
7901 /******************* Bit definition for TIM_DIER register *******************/
7902 #define TIM_DIER_UIE 0x0001U
7903 #define TIM_DIER_CC1IE 0x0002U
7904 #define TIM_DIER_CC2IE 0x0004U
7905 #define TIM_DIER_CC3IE 0x0008U
7906 #define TIM_DIER_CC4IE 0x0010U
7907 #define TIM_DIER_COMIE 0x0020U
7908 #define TIM_DIER_TIE 0x0040U
7909 #define TIM_DIER_BIE 0x0080U
7910 #define TIM_DIER_UDE 0x0100U
7911 #define TIM_DIER_CC1DE 0x0200U
7912 #define TIM_DIER_CC2DE 0x0400U
7913 #define TIM_DIER_CC3DE 0x0800U
7914 #define TIM_DIER_CC4DE 0x1000U
7915 #define TIM_DIER_COMDE 0x2000U
7916 #define TIM_DIER_TDE 0x4000U
7918 /******************** Bit definition for TIM_SR register ********************/
7919 #define TIM_SR_UIF 0x0001U
7920 #define TIM_SR_CC1IF 0x0002U
7921 #define TIM_SR_CC2IF 0x0004U
7922 #define TIM_SR_CC3IF 0x0008U
7923 #define TIM_SR_CC4IF 0x0010U
7924 #define TIM_SR_COMIF 0x0020U
7925 #define TIM_SR_TIF 0x0040U
7926 #define TIM_SR_BIF 0x0080U
7927 #define TIM_SR_B2IF 0x0100U
7928 #define TIM_SR_CC1OF 0x0200U
7929 #define TIM_SR_CC2OF 0x0400U
7930 #define TIM_SR_CC3OF 0x0800U
7931 #define TIM_SR_CC4OF 0x1000U
7933 /******************* Bit definition for TIM_EGR register ********************/
7934 #define TIM_EGR_UG 0x00000001U
7935 #define TIM_EGR_CC1G 0x00000002U
7936 #define TIM_EGR_CC2G 0x00000004U
7937 #define TIM_EGR_CC3G 0x00000008U
7938 #define TIM_EGR_CC4G 0x00000010U
7939 #define TIM_EGR_COMG 0x00000020U
7940 #define TIM_EGR_TG 0x00000040U
7941 #define TIM_EGR_BG 0x00000080U
7942 #define TIM_EGR_B2G 0x00000100U
7944 /****************** Bit definition for TIM_CCMR1 register *******************/
7945 #define TIM_CCMR1_CC1S 0x00000003U
7946 #define TIM_CCMR1_CC1S_0 0x00000001U
7947 #define TIM_CCMR1_CC1S_1 0x00000002U
7949 #define TIM_CCMR1_OC1FE 0x00000004U
7950 #define TIM_CCMR1_OC1PE 0x00000008U
7952 #define TIM_CCMR1_OC1M 0x00010070U
7953 #define TIM_CCMR1_OC1M_0 0x00000010U
7954 #define TIM_CCMR1_OC1M_1 0x00000020U
7955 #define TIM_CCMR1_OC1M_2 0x00000040U
7956 #define TIM_CCMR1_OC1M_3 0x00010000U
7958 #define TIM_CCMR1_OC1CE 0x00000080U
7960 #define TIM_CCMR1_CC2S 0x00000300U
7961 #define TIM_CCMR1_CC2S_0 0x00000100U
7962 #define TIM_CCMR1_CC2S_1 0x00000200U
7964 #define TIM_CCMR1_OC2FE 0x00000400U
7965 #define TIM_CCMR1_OC2PE 0x00000800U
7967 #define TIM_CCMR1_OC2M 0x01007000U
7968 #define TIM_CCMR1_OC2M_0 0x00001000U
7969 #define TIM_CCMR1_OC2M_1 0x00002000U
7970 #define TIM_CCMR1_OC2M_2 0x00004000U
7971 #define TIM_CCMR1_OC2M_3 0x01000000U
7973 #define TIM_CCMR1_OC2CE 0x00008000U
7975 /*----------------------------------------------------------------------------*/
7976 
7977 #define TIM_CCMR1_IC1PSC 0x000CU
7978 #define TIM_CCMR1_IC1PSC_0 0x0004U
7979 #define TIM_CCMR1_IC1PSC_1 0x0008U
7981 #define TIM_CCMR1_IC1F 0x00F0U
7982 #define TIM_CCMR1_IC1F_0 0x0010U
7983 #define TIM_CCMR1_IC1F_1 0x0020U
7984 #define TIM_CCMR1_IC1F_2 0x0040U
7985 #define TIM_CCMR1_IC1F_3 0x0080U
7987 #define TIM_CCMR1_IC2PSC 0x0C00U
7988 #define TIM_CCMR1_IC2PSC_0 0x0400U
7989 #define TIM_CCMR1_IC2PSC_1 0x0800U
7991 #define TIM_CCMR1_IC2F 0xF000U
7992 #define TIM_CCMR1_IC2F_0 0x1000U
7993 #define TIM_CCMR1_IC2F_1 0x2000U
7994 #define TIM_CCMR1_IC2F_2 0x4000U
7995 #define TIM_CCMR1_IC2F_3 0x8000U
7997 /****************** Bit definition for TIM_CCMR2 register *******************/
7998 #define TIM_CCMR2_CC3S 0x00000003U
7999 #define TIM_CCMR2_CC3S_0 0x00000001U
8000 #define TIM_CCMR2_CC3S_1 0x00000002U
8002 #define TIM_CCMR2_OC3FE 0x00000004U
8003 #define TIM_CCMR2_OC3PE 0x00000008U
8005 #define TIM_CCMR2_OC3M 0x00010070U
8006 #define TIM_CCMR2_OC3M_0 0x00000010U
8007 #define TIM_CCMR2_OC3M_1 0x00000020U
8008 #define TIM_CCMR2_OC3M_2 0x00000040U
8009 #define TIM_CCMR2_OC3M_3 0x00010000U
8013 #define TIM_CCMR2_OC3CE 0x00000080U
8015 #define TIM_CCMR2_CC4S 0x00000300U
8016 #define TIM_CCMR2_CC4S_0 0x00000100U
8017 #define TIM_CCMR2_CC4S_1 0x00000200U
8019 #define TIM_CCMR2_OC4FE 0x00000400U
8020 #define TIM_CCMR2_OC4PE 0x00000800U
8022 #define TIM_CCMR2_OC4M 0x01007000U
8023 #define TIM_CCMR2_OC4M_0 0x00001000U
8024 #define TIM_CCMR2_OC4M_1 0x00002000U
8025 #define TIM_CCMR2_OC4M_2 0x00004000U
8026 #define TIM_CCMR2_OC4M_3 0x01000000U
8028 #define TIM_CCMR2_OC4CE 0x8000U
8030 /*----------------------------------------------------------------------------*/
8031 
8032 #define TIM_CCMR2_IC3PSC 0x000CU
8033 #define TIM_CCMR2_IC3PSC_0 0x0004U
8034 #define TIM_CCMR2_IC3PSC_1 0x0008U
8036 #define TIM_CCMR2_IC3F 0x00F0U
8037 #define TIM_CCMR2_IC3F_0 0x0010U
8038 #define TIM_CCMR2_IC3F_1 0x0020U
8039 #define TIM_CCMR2_IC3F_2 0x0040U
8040 #define TIM_CCMR2_IC3F_3 0x0080U
8042 #define TIM_CCMR2_IC4PSC 0x0C00U
8043 #define TIM_CCMR2_IC4PSC_0 0x0400U
8044 #define TIM_CCMR2_IC4PSC_1 0x0800U
8046 #define TIM_CCMR2_IC4F 0xF000U
8047 #define TIM_CCMR2_IC4F_0 0x1000U
8048 #define TIM_CCMR2_IC4F_1 0x2000U
8049 #define TIM_CCMR2_IC4F_2 0x4000U
8050 #define TIM_CCMR2_IC4F_3 0x8000U
8052 /******************* Bit definition for TIM_CCER register *******************/
8053 #define TIM_CCER_CC1E 0x00000001U
8054 #define TIM_CCER_CC1P 0x00000002U
8055 #define TIM_CCER_CC1NE 0x00000004U
8056 #define TIM_CCER_CC1NP 0x00000008U
8057 #define TIM_CCER_CC2E 0x00000010U
8058 #define TIM_CCER_CC2P 0x00000020U
8059 #define TIM_CCER_CC2NE 0x00000040U
8060 #define TIM_CCER_CC2NP 0x00000080U
8061 #define TIM_CCER_CC3E 0x00000100U
8062 #define TIM_CCER_CC3P 0x00000200U
8063 #define TIM_CCER_CC3NE 0x00000400U
8064 #define TIM_CCER_CC3NP 0x00000800U
8065 #define TIM_CCER_CC4E 0x00001000U
8066 #define TIM_CCER_CC4P 0x00002000U
8067 #define TIM_CCER_CC4NP 0x00008000U
8068 #define TIM_CCER_CC5E 0x00010000U
8069 #define TIM_CCER_CC5P 0x00020000U
8070 #define TIM_CCER_CC6E 0x00100000U
8071 #define TIM_CCER_CC6P 0x00200000U
8074 /******************* Bit definition for TIM_CNT register ********************/
8075 #define TIM_CNT_CNT 0xFFFFU
8077 /******************* Bit definition for TIM_PSC register ********************/
8078 #define TIM_PSC_PSC 0xFFFFU
8080 /******************* Bit definition for TIM_ARR register ********************/
8081 #define TIM_ARR_ARR 0xFFFFU
8083 /******************* Bit definition for TIM_RCR register ********************/
8084 #define TIM_RCR_REP ((uint8_t)0xFFU)
8086 /******************* Bit definition for TIM_CCR1 register *******************/
8087 #define TIM_CCR1_CCR1 0xFFFFU
8089 /******************* Bit definition for TIM_CCR2 register *******************/
8090 #define TIM_CCR2_CCR2 0xFFFFU
8092 /******************* Bit definition for TIM_CCR3 register *******************/
8093 #define TIM_CCR3_CCR3 0xFFFFU
8095 /******************* Bit definition for TIM_CCR4 register *******************/
8096 #define TIM_CCR4_CCR4 0xFFFFU
8098 /******************* Bit definition for TIM_BDTR register *******************/
8099 #define TIM_BDTR_DTG 0x000000FFU
8100 #define TIM_BDTR_DTG_0 0x00000001U
8101 #define TIM_BDTR_DTG_1 0x00000002U
8102 #define TIM_BDTR_DTG_2 0x00000004U
8103 #define TIM_BDTR_DTG_3 0x00000008U
8104 #define TIM_BDTR_DTG_4 0x00000010U
8105 #define TIM_BDTR_DTG_5 0x00000020U
8106 #define TIM_BDTR_DTG_6 0x00000040U
8107 #define TIM_BDTR_DTG_7 0x00000080U
8109 #define TIM_BDTR_LOCK 0x00000300U
8110 #define TIM_BDTR_LOCK_0 0x00000100U
8111 #define TIM_BDTR_LOCK_1 0x00000200U
8113 #define TIM_BDTR_OSSI 0x00000400U
8114 #define TIM_BDTR_OSSR 0x00000800U
8115 #define TIM_BDTR_BKE 0x00001000U
8116 #define TIM_BDTR_BKP 0x00002000U
8117 #define TIM_BDTR_AOE 0x00004000U
8118 #define TIM_BDTR_MOE 0x00008000U
8119 #define TIM_BDTR_BKF 0x000F0000U
8120 #define TIM_BDTR_BK2F 0x00F00000U
8121 #define TIM_BDTR_BK2E 0x01000000U
8122 #define TIM_BDTR_BK2P 0x02000000U
8124 /******************* Bit definition for TIM_DCR register ********************/
8125 #define TIM_DCR_DBA 0x001FU
8126 #define TIM_DCR_DBA_0 0x0001U
8127 #define TIM_DCR_DBA_1 0x0002U
8128 #define TIM_DCR_DBA_2 0x0004U
8129 #define TIM_DCR_DBA_3 0x0008U
8130 #define TIM_DCR_DBA_4 0x0010U
8132 #define TIM_DCR_DBL 0x1F00U
8133 #define TIM_DCR_DBL_0 0x0100U
8134 #define TIM_DCR_DBL_1 0x0200U
8135 #define TIM_DCR_DBL_2 0x0400U
8136 #define TIM_DCR_DBL_3 0x0800U
8137 #define TIM_DCR_DBL_4 0x1000U
8139 /******************* Bit definition for TIM_DMAR register *******************/
8140 #define TIM_DMAR_DMAB 0xFFFFU
8142 /******************* Bit definition for TIM_OR regiter *********************/
8143 #define TIM_OR_TI4_RMP 0x00C0U
8144 #define TIM_OR_TI4_RMP_0 0x0040U
8145 #define TIM_OR_TI4_RMP_1 0x0080U
8146 #define TIM_OR_ITR1_RMP 0x0C00U
8147 #define TIM_OR_ITR1_RMP_0 0x0400U
8148 #define TIM_OR_ITR1_RMP_1 0x0800U
8150 /****************** Bit definition for TIM_CCMR3 register *******************/
8151 #define TIM_CCMR3_OC5FE 0x00000004U
8152 #define TIM_CCMR3_OC5PE 0x00000008U
8154 #define TIM_CCMR3_OC5M 0x00010070U
8155 #define TIM_CCMR3_OC5M_0 0x00000010U
8156 #define TIM_CCMR3_OC5M_1 0x00000020U
8157 #define TIM_CCMR3_OC5M_2 0x00000040U
8158 #define TIM_CCMR3_OC5M_3 0x00010000U
8160 #define TIM_CCMR3_OC5CE 0x00000080U
8162 #define TIM_CCMR3_OC6FE 0x00000400U
8163 #define TIM_CCMR3_OC6PE 0x00000800U
8165 #define TIM_CCMR3_OC6M 0x01007000U
8166 #define TIM_CCMR3_OC6M_0 0x00001000U
8167 #define TIM_CCMR3_OC6M_1 0x00002000U
8168 #define TIM_CCMR3_OC6M_2 0x00004000U
8169 #define TIM_CCMR3_OC6M_3 0x01000000U
8171 #define TIM_CCMR3_OC6CE 0x00008000U
8173 /******************* Bit definition for TIM_CCR5 register *******************/
8174 #define TIM_CCR5_CCR5 0xFFFFFFFFU
8175 #define TIM_CCR5_GC5C1 0x20000000U
8176 #define TIM_CCR5_GC5C2 0x40000000U
8177 #define TIM_CCR5_GC5C3 0x80000000U
8179 /******************* Bit definition for TIM_CCR6 register *******************/
8180 #define TIM_CCR6_CCR6 ((uint16_t)0xFFFFU)
8182 /******************* Bit definition for TIM1_AF1 register *******************/
8183 #define TIM1_AF1_BKINE 0x00000001U
8184 #define TIM1_AF1_BKDF1BKE 0x00000100U
8186 /******************* Bit definition for TIM1_AF2 register *******************/
8187 #define TIM1_AF2_BK2INE 0x00000001U
8188 #define TIM1_AF2_BK2DF1BKE 0x00000100U
8190 /******************* Bit definition for TIM8_AF1 register *******************/
8191 #define TIM8_AF1_BKINE 0x00000001U
8192 #define TIM8_AF1_BKDF1BKE 0x00000100U
8194 /******************* Bit definition for TIM8_AF2 register *******************/
8195 #define TIM8_AF2_BK2INE 0x00000001U
8196 #define TIM8_AF2_BK2DF1BKE 0x00000100U
8198 /******************************************************************************/
8199 /* */
8200 /* Low Power Timer (LPTIM) */
8201 /* */
8202 /******************************************************************************/
8203 /****************** Bit definition for LPTIM_ISR register *******************/
8204 #define LPTIM_ISR_CMPM 0x00000001U
8205 #define LPTIM_ISR_ARRM 0x00000002U
8206 #define LPTIM_ISR_EXTTRIG 0x00000004U
8207 #define LPTIM_ISR_CMPOK 0x00000008U
8208 #define LPTIM_ISR_ARROK 0x00000010U
8209 #define LPTIM_ISR_UP 0x00000020U
8210 #define LPTIM_ISR_DOWN 0x00000040U
8212 /****************** Bit definition for LPTIM_ICR register *******************/
8213 #define LPTIM_ICR_CMPMCF 0x00000001U
8214 #define LPTIM_ICR_ARRMCF 0x00000002U
8215 #define LPTIM_ICR_EXTTRIGCF 0x00000004U
8216 #define LPTIM_ICR_CMPOKCF 0x00000008U
8217 #define LPTIM_ICR_ARROKCF 0x00000010U
8218 #define LPTIM_ICR_UPCF 0x00000020U
8219 #define LPTIM_ICR_DOWNCF 0x00000040U
8221 /****************** Bit definition for LPTIM_IER register *******************/
8222 #define LPTIM_IER_CMPMIE 0x00000001U
8223 #define LPTIM_IER_ARRMIE 0x00000002U
8224 #define LPTIM_IER_EXTTRIGIE 0x00000004U
8225 #define LPTIM_IER_CMPOKIE 0x00000008U
8226 #define LPTIM_IER_ARROKIE 0x00000010U
8227 #define LPTIM_IER_UPIE 0x00000020U
8228 #define LPTIM_IER_DOWNIE 0x00000040U
8230 /****************** Bit definition for LPTIM_CFGR register*******************/
8231 #define LPTIM_CFGR_CKSEL 0x00000001U
8233 #define LPTIM_CFGR_CKPOL 0x00000006U
8234 #define LPTIM_CFGR_CKPOL_0 0x00000002U
8235 #define LPTIM_CFGR_CKPOL_1 0x00000004U
8237 #define LPTIM_CFGR_CKFLT 0x00000018U
8238 #define LPTIM_CFGR_CKFLT_0 0x00000008U
8239 #define LPTIM_CFGR_CKFLT_1 0x00000010U
8241 #define LPTIM_CFGR_TRGFLT 0x000000C0U
8242 #define LPTIM_CFGR_TRGFLT_0 0x00000040U
8243 #define LPTIM_CFGR_TRGFLT_1 0x00000080U
8245 #define LPTIM_CFGR_PRESC 0x00000E00U
8246 #define LPTIM_CFGR_PRESC_0 0x00000200U
8247 #define LPTIM_CFGR_PRESC_1 0x00000400U
8248 #define LPTIM_CFGR_PRESC_2 0x00000800U
8250 #define LPTIM_CFGR_TRIGSEL 0x0000E000U
8251 #define LPTIM_CFGR_TRIGSEL_0 0x00002000U
8252 #define LPTIM_CFGR_TRIGSEL_1 0x00004000U
8253 #define LPTIM_CFGR_TRIGSEL_2 0x00008000U
8255 #define LPTIM_CFGR_TRIGEN 0x00060000U
8256 #define LPTIM_CFGR_TRIGEN_0 0x00020000U
8257 #define LPTIM_CFGR_TRIGEN_1 0x00040000U
8259 #define LPTIM_CFGR_TIMOUT 0x00080000U
8260 #define LPTIM_CFGR_WAVE 0x00100000U
8261 #define LPTIM_CFGR_WAVPOL 0x00200000U
8262 #define LPTIM_CFGR_PRELOAD 0x00400000U
8263 #define LPTIM_CFGR_COUNTMODE 0x00800000U
8264 #define LPTIM_CFGR_ENC 0x01000000U
8266 /****************** Bit definition for LPTIM_CR register ********************/
8267 #define LPTIM_CR_ENABLE 0x00000001U
8268 #define LPTIM_CR_SNGSTRT 0x00000002U
8269 #define LPTIM_CR_CNTSTRT 0x00000004U
8271 /****************** Bit definition for LPTIM_CMP register *******************/
8272 #define LPTIM_CMP_CMP 0x0000FFFFU
8274 /****************** Bit definition for LPTIM_ARR register *******************/
8275 #define LPTIM_ARR_ARR 0x0000FFFFU
8277 /****************** Bit definition for LPTIM_CNT register *******************/
8278 #define LPTIM_CNT_CNT 0x0000FFFFU
8279 /******************************************************************************/
8280 /* */
8281 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
8282 /* */
8283 /******************************************************************************/
8284 /****************** Bit definition for USART_CR1 register *******************/
8285 #define USART_CR1_UE 0x00000001U
8286 #define USART_CR1_RE 0x00000004U
8287 #define USART_CR1_TE 0x00000008U
8288 #define USART_CR1_IDLEIE 0x00000010U
8289 #define USART_CR1_RXNEIE 0x00000020U
8290 #define USART_CR1_TCIE 0x00000040U
8291 #define USART_CR1_TXEIE 0x00000080U
8292 #define USART_CR1_PEIE 0x00000100U
8293 #define USART_CR1_PS 0x00000200U
8294 #define USART_CR1_PCE 0x00000400U
8295 #define USART_CR1_WAKE 0x00000800U
8296 #define USART_CR1_M 0x10001000U
8297 #define USART_CR1_M_0 0x00001000U
8298 #define USART_CR1_MME 0x00002000U
8299 #define USART_CR1_CMIE 0x00004000U
8300 #define USART_CR1_OVER8 0x00008000U
8301 #define USART_CR1_DEDT 0x001F0000U
8302 #define USART_CR1_DEDT_0 0x00010000U
8303 #define USART_CR1_DEDT_1 0x00020000U
8304 #define USART_CR1_DEDT_2 0x00040000U
8305 #define USART_CR1_DEDT_3 0x00080000U
8306 #define USART_CR1_DEDT_4 0x00100000U
8307 #define USART_CR1_DEAT 0x03E00000U
8308 #define USART_CR1_DEAT_0 0x00200000U
8309 #define USART_CR1_DEAT_1 0x00400000U
8310 #define USART_CR1_DEAT_2 0x00800000U
8311 #define USART_CR1_DEAT_3 0x01000000U
8312 #define USART_CR1_DEAT_4 0x02000000U
8313 #define USART_CR1_RTOIE 0x04000000U
8314 #define USART_CR1_EOBIE 0x08000000U
8315 #define USART_CR1_M_1 0x10000000U
8317 /****************** Bit definition for USART_CR2 register *******************/
8318 #define USART_CR2_ADDM7 0x00000010U
8319 #define USART_CR2_LBDL 0x00000020U
8320 #define USART_CR2_LBDIE 0x00000040U
8321 #define USART_CR2_LBCL 0x00000100U
8322 #define USART_CR2_CPHA 0x00000200U
8323 #define USART_CR2_CPOL 0x00000400U
8324 #define USART_CR2_CLKEN 0x00000800U
8325 #define USART_CR2_STOP 0x00003000U
8326 #define USART_CR2_STOP_0 0x00001000U
8327 #define USART_CR2_STOP_1 0x00002000U
8328 #define USART_CR2_LINEN 0x00004000U
8329 #define USART_CR2_SWAP 0x00008000U
8330 #define USART_CR2_RXINV 0x00010000U
8331 #define USART_CR2_TXINV 0x00020000U
8332 #define USART_CR2_DATAINV 0x00040000U
8333 #define USART_CR2_MSBFIRST 0x00080000U
8334 #define USART_CR2_ABREN 0x00100000U
8335 #define USART_CR2_ABRMODE 0x00600000U
8336 #define USART_CR2_ABRMODE_0 0x00200000U
8337 #define USART_CR2_ABRMODE_1 0x00400000U
8338 #define USART_CR2_RTOEN 0x00800000U
8339 #define USART_CR2_ADD 0xFF000000U
8341 /****************** Bit definition for USART_CR3 register *******************/
8342 #define USART_CR3_EIE 0x00000001U
8343 #define USART_CR3_IREN 0x00000002U
8344 #define USART_CR3_IRLP 0x00000004U
8345 #define USART_CR3_HDSEL 0x00000008U
8346 #define USART_CR3_NACK 0x00000010U
8347 #define USART_CR3_SCEN 0x00000020U
8348 #define USART_CR3_DMAR 0x00000040U
8349 #define USART_CR3_DMAT 0x00000080U
8350 #define USART_CR3_RTSE 0x00000100U
8351 #define USART_CR3_CTSE 0x00000200U
8352 #define USART_CR3_CTSIE 0x00000400U
8353 #define USART_CR3_ONEBIT 0x00000800U
8354 #define USART_CR3_OVRDIS 0x00001000U
8355 #define USART_CR3_DDRE 0x00002000U
8356 #define USART_CR3_DEM 0x00004000U
8357 #define USART_CR3_DEP 0x00008000U
8358 #define USART_CR3_SCARCNT 0x000E0000U
8359 #define USART_CR3_SCARCNT_0 0x00020000U
8360 #define USART_CR3_SCARCNT_1 0x00040000U
8361 #define USART_CR3_SCARCNT_2 0x00080000U
8364 /****************** Bit definition for USART_BRR register *******************/
8365 #define USART_BRR_DIV_FRACTION 0x000FU
8366 #define USART_BRR_DIV_MANTISSA 0xFFF0U
8368 /****************** Bit definition for USART_GTPR register ******************/
8369 #define USART_GTPR_PSC 0x00FFU
8370 #define USART_GTPR_GT 0xFF00U
8373 /******************* Bit definition for USART_RTOR register *****************/
8374 #define USART_RTOR_RTO 0x00FFFFFFU
8375 #define USART_RTOR_BLEN 0xFF000000U
8377 /******************* Bit definition for USART_RQR register ******************/
8378 #define USART_RQR_ABRRQ 0x0001U
8379 #define USART_RQR_SBKRQ 0x0002U
8380 #define USART_RQR_MMRQ 0x0004U
8381 #define USART_RQR_RXFRQ 0x0008U
8382 #define USART_RQR_TXFRQ 0x0010U
8384 /******************* Bit definition for USART_ISR register ******************/
8385 #define USART_ISR_PE 0x00000001U
8386 #define USART_ISR_FE 0x00000002U
8387 #define USART_ISR_NE 0x00000004U
8388 #define USART_ISR_ORE 0x00000008U
8389 #define USART_ISR_IDLE 0x00000010U
8390 #define USART_ISR_RXNE 0x00000020U
8391 #define USART_ISR_TC 0x00000040U
8392 #define USART_ISR_TXE 0x00000080U
8393 #define USART_ISR_LBDF 0x00000100U
8394 #define USART_ISR_CTSIF 0x00000200U
8395 #define USART_ISR_CTS 0x00000400U
8396 #define USART_ISR_RTOF 0x00000800U
8397 #define USART_ISR_EOBF 0x00001000U
8398 #define USART_ISR_ABRE 0x00004000U
8399 #define USART_ISR_ABRF 0x00008000U
8400 #define USART_ISR_BUSY 0x00010000U
8401 #define USART_ISR_CMF 0x00020000U
8402 #define USART_ISR_SBKF 0x00040000U
8403 #define USART_ISR_RWU 0x00080000U
8404 #define USART_ISR_WUF 0x00100000U
8405 #define USART_ISR_TEACK 0x00200000U
8406 #define USART_ISR_REACK 0x00400000U
8409 /******************* Bit definition for USART_ICR register ******************/
8410 #define USART_ICR_PECF 0x00000001U
8411 #define USART_ICR_FECF 0x00000002U
8412 #define USART_ICR_NCF 0x00000004U
8413 #define USART_ICR_ORECF 0x00000008U
8414 #define USART_ICR_IDLECF 0x00000010U
8415 #define USART_ICR_TCCF 0x00000040U
8416 #define USART_ICR_LBDCF 0x00000100U
8417 #define USART_ICR_CTSCF 0x00000200U
8418 #define USART_ICR_RTOCF 0x00000800U
8419 #define USART_ICR_EOBCF 0x00001000U
8420 #define USART_ICR_CMCF 0x00020000U
8421 #define USART_ICR_WUCF 0x00100000U
8423 /******************* Bit definition for USART_RDR register ******************/
8424 #define USART_RDR_RDR 0x01FFU
8426 /******************* Bit definition for USART_TDR register ******************/
8427 #define USART_TDR_TDR 0x01FFU
8429 /******************************************************************************/
8430 /* */
8431 /* Window WATCHDOG */
8432 /* */
8433 /******************************************************************************/
8434 /******************* Bit definition for WWDG_CR register ********************/
8435 #define WWDG_CR_T 0x7FU
8436 #define WWDG_CR_T_0 0x01U
8437 #define WWDG_CR_T_1 0x02U
8438 #define WWDG_CR_T_2 0x04U
8439 #define WWDG_CR_T_3 0x08U
8440 #define WWDG_CR_T_4 0x10U
8441 #define WWDG_CR_T_5 0x20U
8442 #define WWDG_CR_T_6 0x40U
8445 #define WWDG_CR_WDGA 0x80U
8447 /******************* Bit definition for WWDG_CFR register *******************/
8448 #define WWDG_CFR_W 0x007FU
8449 #define WWDG_CFR_W_0 0x0001U
8450 #define WWDG_CFR_W_1 0x0002U
8451 #define WWDG_CFR_W_2 0x0004U
8452 #define WWDG_CFR_W_3 0x0008U
8453 #define WWDG_CFR_W_4 0x0010U
8454 #define WWDG_CFR_W_5 0x0020U
8455 #define WWDG_CFR_W_6 0x0040U
8458 #define WWDG_CFR_WDGTB 0x0180U
8459 #define WWDG_CFR_WDGTB_0 0x0080U
8460 #define WWDG_CFR_WDGTB_1 0x0100U
8463 #define WWDG_CFR_EWI 0x0200U
8465 /******************* Bit definition for WWDG_SR register ********************/
8466 #define WWDG_SR_EWIF 0x01U
8468 /******************************************************************************/
8469 /* */
8470 /* DBG */
8471 /* */
8472 /******************************************************************************/
8473 /******************** Bit definition for DBGMCU_IDCODE register *************/
8474 #define DBGMCU_IDCODE_DEV_ID 0x00000FFFU
8475 #define DBGMCU_IDCODE_REV_ID 0xFFFF0000U
8476 
8477 /******************** Bit definition for DBGMCU_CR register *****************/
8478 #define DBGMCU_CR_DBG_SLEEP 0x00000001U
8479 #define DBGMCU_CR_DBG_STOP 0x00000002U
8480 #define DBGMCU_CR_DBG_STANDBY 0x00000004U
8481 #define DBGMCU_CR_TRACE_IOEN 0x00000020U
8482 
8483 #define DBGMCU_CR_TRACE_MODE 0x000000C0U
8484 #define DBGMCU_CR_TRACE_MODE_0 0x00000040U
8485 #define DBGMCU_CR_TRACE_MODE_1 0x00000080U
8487 /******************** Bit definition for DBGMCU_APB1_FZ register ************/
8488 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP 0x00000001U
8489 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP 0x00000002U
8490 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP 0x00000004U
8491 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP 0x00000008U
8492 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP 0x00000010U
8493 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP 0x00000020U
8494 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP 0x00000040U
8495 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP 0x00000080U
8496 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP 0x00000100U
8497 #define DBGMCU_APB1_FZ_DBG_RTC_STOP 0x00000400U
8498 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP 0x00000800U
8499 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP 0x00001000U
8500 #define DBGMCU_APB1_FZ_DBG_CAN3_STOP 0x00002000U
8501 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT 0x00200000U
8502 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT 0x00400000U
8503 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT 0x00800000U
8504 #define DBGMCU_APB1_FZ_DBG_CAN1_STOP 0x02000000U
8505 #define DBGMCU_APB1_FZ_DBG_CAN2_STOP 0x04000000U
8506 
8507 /******************** Bit definition for DBGMCU_APB2_FZ register ************/
8508 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP 0x00000001U
8509 #define DBGMCU_APB2_FZ_DBG_TIM8_STOP 0x00000002U
8510 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP 0x00010000U
8511 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP 0x00020000U
8512 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP 0x00040000U
8513 
8514 /******************************************************************************/
8515 /* */
8516 /* Ethernet MAC Registers bits definitions */
8517 /* */
8518 /******************************************************************************/
8519 /* Bit definition for Ethernet MAC Control Register register */
8520 #define ETH_MACCR_WD 0x00800000U /* Watchdog disable */
8521 #define ETH_MACCR_JD 0x00400000U /* Jabber disable */
8522 #define ETH_MACCR_IFG 0x000E0000U /* Inter-frame gap */
8523 #define ETH_MACCR_IFG_96Bit 0x00000000U /* Minimum IFG between frames during transmission is 96Bit */
8524 #define ETH_MACCR_IFG_88Bit 0x00020000U /* Minimum IFG between frames during transmission is 88Bit */
8525 #define ETH_MACCR_IFG_80Bit 0x00040000U /* Minimum IFG between frames during transmission is 80Bit */
8526 #define ETH_MACCR_IFG_72Bit 0x00060000U /* Minimum IFG between frames during transmission is 72Bit */
8527 #define ETH_MACCR_IFG_64Bit 0x00080000U /* Minimum IFG between frames during transmission is 64Bit */
8528 #define ETH_MACCR_IFG_56Bit 0x000A0000U /* Minimum IFG between frames during transmission is 56Bit */
8529 #define ETH_MACCR_IFG_48Bit 0x000C0000U /* Minimum IFG between frames during transmission is 48Bit */
8530 #define ETH_MACCR_IFG_40Bit 0x000E0000U /* Minimum IFG between frames during transmission is 40Bit */
8531 #define ETH_MACCR_CSD 0x00010000U /* Carrier sense disable (during transmission) */
8532 #define ETH_MACCR_FES 0x00004000U /* Fast ethernet speed */
8533 #define ETH_MACCR_ROD 0x00002000U /* Receive own disable */
8534 #define ETH_MACCR_LM 0x00001000U /* loopback mode */
8535 #define ETH_MACCR_DM 0x00000800U /* Duplex mode */
8536 #define ETH_MACCR_IPCO 0x00000400U /* IP Checksum offload */
8537 #define ETH_MACCR_RD 0x00000200U /* Retry disable */
8538 #define ETH_MACCR_APCS 0x00000080U /* Automatic Pad/CRC stripping */
8539 #define ETH_MACCR_BL 0x00000060U /* Back-off limit: random integer number (r) of slot time delays before rescheduling
8540  a transmission attempt during retries after a collision: 0 =< r <2^k */
8541 #define ETH_MACCR_BL_10 0x00000000U /* k = min (n, 10) */
8542 #define ETH_MACCR_BL_8 0x00000020U /* k = min (n, 8) */
8543 #define ETH_MACCR_BL_4 0x00000040U /* k = min (n, 4) */
8544 #define ETH_MACCR_BL_1 0x00000060U /* k = min (n, 1) */
8545 #define ETH_MACCR_DC 0x00000010U /* Defferal check */
8546 #define ETH_MACCR_TE 0x00000008U /* Transmitter enable */
8547 #define ETH_MACCR_RE 0x00000004U /* Receiver enable */
8548 
8549 /* Bit definition for Ethernet MAC Frame Filter Register */
8550 #define ETH_MACFFR_RA 0x80000000U /* Receive all */
8551 #define ETH_MACFFR_HPF 0x00000400U /* Hash or perfect filter */
8552 #define ETH_MACFFR_SAF 0x00000200U /* Source address filter enable */
8553 #define ETH_MACFFR_SAIF 0x00000100U /* SA inverse filtering */
8554 #define ETH_MACFFR_PCF 0x000000C0U /* Pass control frames: 3 cases */
8555 #define ETH_MACFFR_PCF_BlockAll 0x00000040U /* MAC filters all control frames from reaching the application */
8556 #define ETH_MACFFR_PCF_ForwardAll 0x00000080U /* MAC forwards all control frames to application even if they fail the Address Filter */
8557 #define ETH_MACFFR_PCF_ForwardPassedAddrFilter 0x000000C0U /* MAC forwards control frames that pass the Address Filter. */
8558 #define ETH_MACFFR_BFD 0x00000020U /* Broadcast frame disable */
8559 #define ETH_MACFFR_PAM 0x00000010U /* Pass all mutlicast */
8560 #define ETH_MACFFR_DAIF 0x00000008U /* DA Inverse filtering */
8561 #define ETH_MACFFR_HM 0x00000004U /* Hash multicast */
8562 #define ETH_MACFFR_HU 0x00000002U /* Hash unicast */
8563 #define ETH_MACFFR_PM 0x00000001U /* Promiscuous mode */
8564 
8565 /* Bit definition for Ethernet MAC Hash Table High Register */
8566 #define ETH_MACHTHR_HTH 0xFFFFFFFFU /* Hash table high */
8567 
8568 /* Bit definition for Ethernet MAC Hash Table Low Register */
8569 #define ETH_MACHTLR_HTL 0xFFFFFFFFU /* Hash table low */
8570 
8571 /* Bit definition for Ethernet MAC MII Address Register */
8572 #define ETH_MACMIIAR_PA 0x0000F800U /* Physical layer address */
8573 #define ETH_MACMIIAR_MR 0x000007C0U /* MII register in the selected PHY */
8574 #define ETH_MACMIIAR_CR 0x0000001CU /* CR clock range: 6 cases */
8575 #define ETH_MACMIIAR_CR_Div42 0x00000000U /* HCLK:60-100 MHz; MDC clock= HCLK/42 */
8576 #define ETH_MACMIIAR_CR_Div62 0x00000004U /* HCLK:100-150 MHz; MDC clock= HCLK/62 */
8577 #define ETH_MACMIIAR_CR_Div16 0x00000008U /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
8578 #define ETH_MACMIIAR_CR_Div26 0x0000000CU /* HCLK:35-60 MHz; MDC clock= HCLK/26 */
8579 #define ETH_MACMIIAR_CR_Div102 0x00000010U /* HCLK:150-168 MHz; MDC clock= HCLK/102 */
8580 #define ETH_MACMIIAR_MW 0x00000002U /* MII write */
8581 #define ETH_MACMIIAR_MB 0x00000001U /* MII busy */
8582 
8583 /* Bit definition for Ethernet MAC MII Data Register */
8584 #define ETH_MACMIIDR_MD 0x0000FFFFU /* MII data: read/write data from/to PHY */
8585 
8586 /* Bit definition for Ethernet MAC Flow Control Register */
8587 #define ETH_MACFCR_PT 0xFFFF0000U /* Pause time */
8588 #define ETH_MACFCR_ZQPD 0x00000080U /* Zero-quanta pause disable */
8589 #define ETH_MACFCR_PLT 0x00000030U /* Pause low threshold: 4 cases */
8590 #define ETH_MACFCR_PLT_Minus4 0x00000000U /* Pause time minus 4 slot times */
8591 #define ETH_MACFCR_PLT_Minus28 0x00000010U /* Pause time minus 28 slot times */
8592 #define ETH_MACFCR_PLT_Minus144 0x00000020U /* Pause time minus 144 slot times */
8593 #define ETH_MACFCR_PLT_Minus256 0x00000030U /* Pause time minus 256 slot times */
8594 #define ETH_MACFCR_UPFD 0x00000008U /* Unicast pause frame detect */
8595 #define ETH_MACFCR_RFCE 0x00000004U /* Receive flow control enable */
8596 #define ETH_MACFCR_TFCE 0x00000002U /* Transmit flow control enable */
8597 #define ETH_MACFCR_FCBBPA 0x00000001U /* Flow control busy/backpressure activate */
8598 
8599 /* Bit definition for Ethernet MAC VLAN Tag Register */
8600 #define ETH_MACVLANTR_VLANTC 0x00010000U /* 12-bit VLAN tag comparison */
8601 #define ETH_MACVLANTR_VLANTI 0x0000FFFFU /* VLAN tag identifier (for receive frames) */
8602 
8603 /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
8604 #define ETH_MACRWUFFR_D 0xFFFFFFFFU /* Wake-up frame filter register data */
8605 /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
8606  Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
8607 /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
8608  Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
8609  Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
8610  Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
8611  Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
8612  RSVD - Filter1 Command - RSVD - Filter0 Command
8613  Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
8614  Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
8615  Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
8616 
8617 /* Bit definition for Ethernet MAC PMT Control and Status Register */
8618 #define ETH_MACPMTCSR_WFFRPR 0x80000000U /* Wake-Up Frame Filter Register Pointer Reset */
8619 #define ETH_MACPMTCSR_GU 0x00000200U /* Global Unicast */
8620 #define ETH_MACPMTCSR_WFR 0x00000040U /* Wake-Up Frame Received */
8621 #define ETH_MACPMTCSR_MPR 0x00000020U /* Magic Packet Received */
8622 #define ETH_MACPMTCSR_WFE 0x00000004U /* Wake-Up Frame Enable */
8623 #define ETH_MACPMTCSR_MPE 0x00000002U /* Magic Packet Enable */
8624 #define ETH_MACPMTCSR_PD 0x00000001U /* Power Down */
8625 
8626 /* Bit definition for Ethernet MAC Status Register */
8627 #define ETH_MACSR_TSTS 0x00000200U /* Time stamp trigger status */
8628 #define ETH_MACSR_MMCTS 0x00000040U /* MMC transmit status */
8629 #define ETH_MACSR_MMMCRS 0x00000020U /* MMC receive status */
8630 #define ETH_MACSR_MMCS 0x00000010U /* MMC status */
8631 #define ETH_MACSR_PMTS 0x00000008U /* PMT status */
8632 
8633 /* Bit definition for Ethernet MAC Interrupt Mask Register */
8634 #define ETH_MACIMR_TSTIM 0x00000200U /* Time stamp trigger interrupt mask */
8635 #define ETH_MACIMR_PMTIM 0x00000008U /* PMT interrupt mask */
8636 
8637 /* Bit definition for Ethernet MAC Address0 High Register */
8638 #define ETH_MACA0HR_MACA0H 0x0000FFFFU /* MAC address0 high */
8639 
8640 /* Bit definition for Ethernet MAC Address0 Low Register */
8641 #define ETH_MACA0LR_MACA0L 0xFFFFFFFFU /* MAC address0 low */
8642 
8643 /* Bit definition for Ethernet MAC Address1 High Register */
8644 #define ETH_MACA1HR_AE 0x80000000U /* Address enable */
8645 #define ETH_MACA1HR_SA 0x40000000U /* Source address */
8646 #define ETH_MACA1HR_MBC 0x3F000000U /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
8647  #define ETH_MACA1HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
8648  #define ETH_MACA1HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
8649  #define ETH_MACA1HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
8650  #define ETH_MACA1HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
8651  #define ETH_MACA1HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
8652  #define ETH_MACA1HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [7:0] */
8653 #define ETH_MACA1HR_MACA1H 0x0000FFFFU /* MAC address1 high */
8654 
8655 /* Bit definition for Ethernet MAC Address1 Low Register */
8656 #define ETH_MACA1LR_MACA1L 0xFFFFFFFFU /* MAC address1 low */
8657 
8658 /* Bit definition for Ethernet MAC Address2 High Register */
8659 #define ETH_MACA2HR_AE 0x80000000U /* Address enable */
8660 #define ETH_MACA2HR_SA 0x40000000U /* Source address */
8661 #define ETH_MACA2HR_MBC 0x3F000000U /* Mask byte control */
8662  #define ETH_MACA2HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
8663  #define ETH_MACA2HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
8664  #define ETH_MACA2HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
8665  #define ETH_MACA2HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
8666  #define ETH_MACA2HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
8667  #define ETH_MACA2HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
8668 #define ETH_MACA2HR_MACA2H 0x0000FFFFU /* MAC address1 high */
8669 
8670 /* Bit definition for Ethernet MAC Address2 Low Register */
8671 #define ETH_MACA2LR_MACA2L 0xFFFFFFFFU /* MAC address2 low */
8672 
8673 /* Bit definition for Ethernet MAC Address3 High Register */
8674 #define ETH_MACA3HR_AE 0x80000000U /* Address enable */
8675 #define ETH_MACA3HR_SA 0x40000000U /* Source address */
8676 #define ETH_MACA3HR_MBC 0x3F000000U /* Mask byte control */
8677  #define ETH_MACA3HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
8678  #define ETH_MACA3HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
8679  #define ETH_MACA3HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
8680  #define ETH_MACA3HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
8681  #define ETH_MACA3HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
8682  #define ETH_MACA3HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
8683 #define ETH_MACA3HR_MACA3H 0x0000FFFFU /* MAC address3 high */
8684 
8685 /* Bit definition for Ethernet MAC Address3 Low Register */
8686 #define ETH_MACA3LR_MACA3L 0xFFFFFFFFU /* MAC address3 low */
8687 
8688 /******************************************************************************/
8689 /* Ethernet MMC Registers bits definition */
8690 /******************************************************************************/
8691 
8692 /* Bit definition for Ethernet MMC Contol Register */
8693 #define ETH_MMCCR_MCFHP 0x00000020U /* MMC counter Full-Half preset */
8694 #define ETH_MMCCR_MCP 0x00000010U /* MMC counter preset */
8695 #define ETH_MMCCR_MCF 0x00000008U /* MMC Counter Freeze */
8696 #define ETH_MMCCR_ROR 0x00000004U /* Reset on Read */
8697 #define ETH_MMCCR_CSR 0x00000002U /* Counter Stop Rollover */
8698 #define ETH_MMCCR_CR 0x00000001U /* Counters Reset */
8699 
8700 /* Bit definition for Ethernet MMC Receive Interrupt Register */
8701 #define ETH_MMCRIR_RGUFS 0x00020000U /* Set when Rx good unicast frames counter reaches half the maximum value */
8702 #define ETH_MMCRIR_RFAES 0x00000040U /* Set when Rx alignment error counter reaches half the maximum value */
8703 #define ETH_MMCRIR_RFCES 0x00000020U /* Set when Rx crc error counter reaches half the maximum value */
8704 
8705 /* Bit definition for Ethernet MMC Transmit Interrupt Register */
8706 #define ETH_MMCTIR_TGFS 0x00200000U /* Set when Tx good frame count counter reaches half the maximum value */
8707 #define ETH_MMCTIR_TGFMSCS 0x00008000U /* Set when Tx good multi col counter reaches half the maximum value */
8708 #define ETH_MMCTIR_TGFSCS 0x00004000U /* Set when Tx good single col counter reaches half the maximum value */
8709 
8710 /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
8711 #define ETH_MMCRIMR_RGUFM 0x00020000U /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
8712 #define ETH_MMCRIMR_RFAEM 0x00000040U /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */
8713 #define ETH_MMCRIMR_RFCEM 0x00000020U /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
8714 
8715 /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
8716 #define ETH_MMCTIMR_TGFM 0x00200000U /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
8717 #define ETH_MMCTIMR_TGFMSCM 0x00008000U /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
8718 #define ETH_MMCTIMR_TGFSCM 0x00004000U /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
8719 
8720 /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
8721 #define ETH_MMCTGFSCCR_TGFSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
8722 
8723 /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
8724 #define ETH_MMCTGFMSCCR_TGFMSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
8725 
8726 /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
8727 #define ETH_MMCTGFCR_TGFC 0xFFFFFFFFU /* Number of good frames transmitted. */
8728 
8729 /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
8730 #define ETH_MMCRFCECR_RFCEC 0xFFFFFFFFU /* Number of frames received with CRC error. */
8731 
8732 /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */
8733 #define ETH_MMCRFAECR_RFAEC 0xFFFFFFFFU /* Number of frames received with alignment (dribble) error */
8734 
8735 /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
8736 #define ETH_MMCRGUFCR_RGUFC 0xFFFFFFFFU /* Number of good unicast frames received. */
8737 
8738 /******************************************************************************/
8739 /* Ethernet PTP Registers bits definition */
8740 /******************************************************************************/
8741 
8742 /* Bit definition for Ethernet PTP Time Stamp Contol Register */
8743 #define ETH_PTPTSCR_TSCNT 0x00030000U /* Time stamp clock node type */
8744 #define ETH_PTPTSSR_TSSMRME 0x00008000U /* Time stamp snapshot for message relevant to master enable */
8745 #define ETH_PTPTSSR_TSSEME 0x00004000U /* Time stamp snapshot for event message enable */
8746 #define ETH_PTPTSSR_TSSIPV4FE 0x00002000U /* Time stamp snapshot for IPv4 frames enable */
8747 #define ETH_PTPTSSR_TSSIPV6FE 0x00001000U /* Time stamp snapshot for IPv6 frames enable */
8748 #define ETH_PTPTSSR_TSSPTPOEFE 0x00000800U /* Time stamp snapshot for PTP over ethernet frames enable */
8749 #define ETH_PTPTSSR_TSPTPPSV2E 0x00000400U /* Time stamp PTP packet snooping for version2 format enable */
8750 #define ETH_PTPTSSR_TSSSR 0x00000200U /* Time stamp Sub-seconds rollover */
8751 #define ETH_PTPTSSR_TSSARFE 0x00000100U /* Time stamp snapshot for all received frames enable */
8752 
8753 #define ETH_PTPTSCR_TSARU 0x00000020U /* Addend register update */
8754 #define ETH_PTPTSCR_TSITE 0x00000010U /* Time stamp interrupt trigger enable */
8755 #define ETH_PTPTSCR_TSSTU 0x00000008U /* Time stamp update */
8756 #define ETH_PTPTSCR_TSSTI 0x00000004U /* Time stamp initialize */
8757 #define ETH_PTPTSCR_TSFCU 0x00000002U /* Time stamp fine or coarse update */
8758 #define ETH_PTPTSCR_TSE 0x00000001U /* Time stamp enable */
8759 
8760 /* Bit definition for Ethernet PTP Sub-Second Increment Register */
8761 #define ETH_PTPSSIR_STSSI 0x000000FFU /* System time Sub-second increment value */
8762 
8763 /* Bit definition for Ethernet PTP Time Stamp High Register */
8764 #define ETH_PTPTSHR_STS 0xFFFFFFFFU /* System Time second */
8765 
8766 /* Bit definition for Ethernet PTP Time Stamp Low Register */
8767 #define ETH_PTPTSLR_STPNS 0x80000000U /* System Time Positive or negative time */
8768 #define ETH_PTPTSLR_STSS 0x7FFFFFFFU /* System Time sub-seconds */
8769 
8770 /* Bit definition for Ethernet PTP Time Stamp High Update Register */
8771 #define ETH_PTPTSHUR_TSUS 0xFFFFFFFFU /* Time stamp update seconds */
8772 
8773 /* Bit definition for Ethernet PTP Time Stamp Low Update Register */
8774 #define ETH_PTPTSLUR_TSUPNS 0x80000000U /* Time stamp update Positive or negative time */
8775 #define ETH_PTPTSLUR_TSUSS 0x7FFFFFFFU /* Time stamp update sub-seconds */
8776 
8777 /* Bit definition for Ethernet PTP Time Stamp Addend Register */
8778 #define ETH_PTPTSAR_TSA 0xFFFFFFFFU /* Time stamp addend */
8779 
8780 /* Bit definition for Ethernet PTP Target Time High Register */
8781 #define ETH_PTPTTHR_TTSH 0xFFFFFFFFU /* Target time stamp high */
8782 
8783 /* Bit definition for Ethernet PTP Target Time Low Register */
8784 #define ETH_PTPTTLR_TTSL 0xFFFFFFFFU /* Target time stamp low */
8785 
8786 /* Bit definition for Ethernet PTP Time Stamp Status Register */
8787 #define ETH_PTPTSSR_TSTTR 0x00000020U /* Time stamp target time reached */
8788 #define ETH_PTPTSSR_TSSO 0x00000010U /* Time stamp seconds overflow */
8789 
8790 /******************************************************************************/
8791 /* Ethernet DMA Registers bits definition */
8792 /******************************************************************************/
8793 
8794 /* Bit definition for Ethernet DMA Bus Mode Register */
8795 #define ETH_DMABMR_AAB 0x02000000U /* Address-Aligned beats */
8796 #define ETH_DMABMR_FPM 0x01000000U /* 4xPBL mode */
8797 #define ETH_DMABMR_USP 0x00800000U /* Use separate PBL */
8798 #define ETH_DMABMR_RDP 0x007E0000U /* RxDMA PBL */
8799  #define ETH_DMABMR_RDP_1Beat 0x00020000U /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
8800  #define ETH_DMABMR_RDP_2Beat 0x00040000U /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
8801  #define ETH_DMABMR_RDP_4Beat 0x00080000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
8802  #define ETH_DMABMR_RDP_8Beat 0x00100000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
8803  #define ETH_DMABMR_RDP_16Beat 0x00200000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
8804  #define ETH_DMABMR_RDP_32Beat 0x00400000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
8805  #define ETH_DMABMR_RDP_4xPBL_4Beat 0x01020000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
8806  #define ETH_DMABMR_RDP_4xPBL_8Beat 0x01040000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
8807  #define ETH_DMABMR_RDP_4xPBL_16Beat 0x01080000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
8808  #define ETH_DMABMR_RDP_4xPBL_32Beat 0x01100000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
8809  #define ETH_DMABMR_RDP_4xPBL_64Beat 0x01200000U /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
8810  #define ETH_DMABMR_RDP_4xPBL_128Beat 0x01400000U /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
8811 #define ETH_DMABMR_FB 0x00010000U /* Fixed Burst */
8812 #define ETH_DMABMR_RTPR 0x0000C000U /* Rx Tx priority ratio */
8813  #define ETH_DMABMR_RTPR_1_1 0x00000000U /* Rx Tx priority ratio */
8814  #define ETH_DMABMR_RTPR_2_1 0x00004000U /* Rx Tx priority ratio */
8815  #define ETH_DMABMR_RTPR_3_1 0x00008000U /* Rx Tx priority ratio */
8816  #define ETH_DMABMR_RTPR_4_1 0x0000C000U /* Rx Tx priority ratio */
8817 #define ETH_DMABMR_PBL 0x00003F00U /* Programmable burst length */
8818  #define ETH_DMABMR_PBL_1Beat 0x00000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
8819  #define ETH_DMABMR_PBL_2Beat 0x00000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
8820  #define ETH_DMABMR_PBL_4Beat 0x00000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
8821  #define ETH_DMABMR_PBL_8Beat 0x00000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
8822  #define ETH_DMABMR_PBL_16Beat 0x00001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
8823  #define ETH_DMABMR_PBL_32Beat 0x00002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
8824  #define ETH_DMABMR_PBL_4xPBL_4Beat 0x01000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
8825  #define ETH_DMABMR_PBL_4xPBL_8Beat 0x01000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
8826  #define ETH_DMABMR_PBL_4xPBL_16Beat 0x01000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
8827  #define ETH_DMABMR_PBL_4xPBL_32Beat 0x01000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
8828  #define ETH_DMABMR_PBL_4xPBL_64Beat 0x01001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
8829  #define ETH_DMABMR_PBL_4xPBL_128Beat 0x01002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
8830 #define ETH_DMABMR_EDE 0x00000080U /* Enhanced Descriptor Enable */
8831 #define ETH_DMABMR_DSL 0x0000007CU /* Descriptor Skip Length */
8832 #define ETH_DMABMR_DA 0x00000002U /* DMA arbitration scheme */
8833 #define ETH_DMABMR_SR 0x00000001U /* Software reset */
8834 
8835 /* Bit definition for Ethernet DMA Transmit Poll Demand Register */
8836 #define ETH_DMATPDR_TPD 0xFFFFFFFFU /* Transmit poll demand */
8837 
8838 /* Bit definition for Ethernet DMA Receive Poll Demand Register */
8839 #define ETH_DMARPDR_RPD 0xFFFFFFFFU /* Receive poll demand */
8840 
8841 /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
8842 #define ETH_DMARDLAR_SRL 0xFFFFFFFFU /* Start of receive list */
8843 
8844 /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
8845 #define ETH_DMATDLAR_STL 0xFFFFFFFFU /* Start of transmit list */
8846 
8847 /* Bit definition for Ethernet DMA Status Register */
8848 #define ETH_DMASR_TSTS 0x20000000U /* Time-stamp trigger status */
8849 #define ETH_DMASR_PMTS 0x10000000U /* PMT status */
8850 #define ETH_DMASR_MMCS 0x08000000U /* MMC status */
8851 #define ETH_DMASR_EBS 0x03800000U /* Error bits status */
8852  /* combination with EBS[2:0] for GetFlagStatus function */
8853  #define ETH_DMASR_EBS_DescAccess 0x02000000U /* Error bits 0-data buffer, 1-desc. access */
8854  #define ETH_DMASR_EBS_ReadTransf 0x01000000U /* Error bits 0-write trnsf, 1-read transfr */
8855  #define ETH_DMASR_EBS_DataTransfTx 0x00800000U /* Error bits 0-Rx DMA, 1-Tx DMA */
8856 #define ETH_DMASR_TPS 0x00700000U /* Transmit process state */
8857  #define ETH_DMASR_TPS_Stopped 0x00000000U /* Stopped - Reset or Stop Tx Command issued */
8858  #define ETH_DMASR_TPS_Fetching 0x00100000U /* Running - fetching the Tx descriptor */
8859  #define ETH_DMASR_TPS_Waiting 0x00200000U /* Running - waiting for status */
8860  #define ETH_DMASR_TPS_Reading 0x00300000U /* Running - reading the data from host memory */
8861  #define ETH_DMASR_TPS_Suspended 0x00600000U /* Suspended - Tx Descriptor unavailabe */
8862  #define ETH_DMASR_TPS_Closing 0x00700000U /* Running - closing Rx descriptor */
8863 #define ETH_DMASR_RPS 0x000E0000U /* Receive process state */
8864  #define ETH_DMASR_RPS_Stopped 0x00000000U /* Stopped - Reset or Stop Rx Command issued */
8865  #define ETH_DMASR_RPS_Fetching 0x00020000U /* Running - fetching the Rx descriptor */
8866  #define ETH_DMASR_RPS_Waiting 0x00060000U /* Running - waiting for packet */
8867  #define ETH_DMASR_RPS_Suspended 0x00080000U /* Suspended - Rx Descriptor unavailable */
8868  #define ETH_DMASR_RPS_Closing 0x000A0000U /* Running - closing descriptor */
8869  #define ETH_DMASR_RPS_Queuing 0x000E0000U /* Running - queuing the recieve frame into host memory */
8870 #define ETH_DMASR_NIS 0x00010000U /* Normal interrupt summary */
8871 #define ETH_DMASR_AIS 0x00008000U /* Abnormal interrupt summary */
8872 #define ETH_DMASR_ERS 0x00004000U /* Early receive status */
8873 #define ETH_DMASR_FBES 0x00002000U /* Fatal bus error status */
8874 #define ETH_DMASR_ETS 0x00000400U /* Early transmit status */
8875 #define ETH_DMASR_RWTS 0x00000200U /* Receive watchdog timeout status */
8876 #define ETH_DMASR_RPSS 0x00000100U /* Receive process stopped status */
8877 #define ETH_DMASR_RBUS 0x00000080U /* Receive buffer unavailable status */
8878 #define ETH_DMASR_RS 0x00000040U /* Receive status */
8879 #define ETH_DMASR_TUS 0x00000020U /* Transmit underflow status */
8880 #define ETH_DMASR_ROS 0x00000010U /* Receive overflow status */
8881 #define ETH_DMASR_TJTS 0x00000008U /* Transmit jabber timeout status */
8882 #define ETH_DMASR_TBUS 0x00000004U /* Transmit buffer unavailable status */
8883 #define ETH_DMASR_TPSS 0x00000002U /* Transmit process stopped status */
8884 #define ETH_DMASR_TS 0x00000001U /* Transmit status */
8885 
8886 /* Bit definition for Ethernet DMA Operation Mode Register */
8887 #define ETH_DMAOMR_DTCEFD 0x04000000U /* Disable Dropping of TCP/IP checksum error frames */
8888 #define ETH_DMAOMR_RSF 0x02000000U /* Receive store and forward */
8889 #define ETH_DMAOMR_DFRF 0x01000000U /* Disable flushing of received frames */
8890 #define ETH_DMAOMR_TSF 0x00200000U /* Transmit store and forward */
8891 #define ETH_DMAOMR_FTF 0x00100000U /* Flush transmit FIFO */
8892 #define ETH_DMAOMR_TTC 0x0001C000U /* Transmit threshold control */
8893  #define ETH_DMAOMR_TTC_64Bytes 0x00000000U /* threshold level of the MTL Transmit FIFO is 64 Bytes */
8894  #define ETH_DMAOMR_TTC_128Bytes 0x00004000U /* threshold level of the MTL Transmit FIFO is 128 Bytes */
8895  #define ETH_DMAOMR_TTC_192Bytes 0x00008000U /* threshold level of the MTL Transmit FIFO is 192 Bytes */
8896  #define ETH_DMAOMR_TTC_256Bytes 0x0000C000U /* threshold level of the MTL Transmit FIFO is 256 Bytes */
8897  #define ETH_DMAOMR_TTC_40Bytes 0x00010000U /* threshold level of the MTL Transmit FIFO is 40 Bytes */
8898  #define ETH_DMAOMR_TTC_32Bytes 0x00014000U /* threshold level of the MTL Transmit FIFO is 32 Bytes */
8899  #define ETH_DMAOMR_TTC_24Bytes 0x00018000U /* threshold level of the MTL Transmit FIFO is 24 Bytes */
8900  #define ETH_DMAOMR_TTC_16Bytes 0x0001C000U /* threshold level of the MTL Transmit FIFO is 16 Bytes */
8901 #define ETH_DMAOMR_ST 0x00002000U /* Start/stop transmission command */
8902 #define ETH_DMAOMR_FEF 0x00000080U /* Forward error frames */
8903 #define ETH_DMAOMR_FUGF 0x00000040U /* Forward undersized good frames */
8904 #define ETH_DMAOMR_RTC 0x00000018U /* receive threshold control */
8905  #define ETH_DMAOMR_RTC_64Bytes 0x00000000U /* threshold level of the MTL Receive FIFO is 64 Bytes */
8906  #define ETH_DMAOMR_RTC_32Bytes 0x00000008U /* threshold level of the MTL Receive FIFO is 32 Bytes */
8907  #define ETH_DMAOMR_RTC_96Bytes 0x00000010U /* threshold level of the MTL Receive FIFO is 96 Bytes */
8908  #define ETH_DMAOMR_RTC_128Bytes 0x00000018U /* threshold level of the MTL Receive FIFO is 128 Bytes */
8909 #define ETH_DMAOMR_OSF 0x00000004U /* operate on second frame */
8910 #define ETH_DMAOMR_SR 0x00000002U /* Start/stop receive */
8911 
8912 /* Bit definition for Ethernet DMA Interrupt Enable Register */
8913 #define ETH_DMAIER_NISE 0x00010000U /* Normal interrupt summary enable */
8914 #define ETH_DMAIER_AISE 0x00008000U /* Abnormal interrupt summary enable */
8915 #define ETH_DMAIER_ERIE 0x00004000U /* Early receive interrupt enable */
8916 #define ETH_DMAIER_FBEIE 0x00002000U /* Fatal bus error interrupt enable */
8917 #define ETH_DMAIER_ETIE 0x00000400U /* Early transmit interrupt enable */
8918 #define ETH_DMAIER_RWTIE 0x00000200U /* Receive watchdog timeout interrupt enable */
8919 #define ETH_DMAIER_RPSIE 0x00000100U /* Receive process stopped interrupt enable */
8920 #define ETH_DMAIER_RBUIE 0x00000080U /* Receive buffer unavailable interrupt enable */
8921 #define ETH_DMAIER_RIE 0x00000040U /* Receive interrupt enable */
8922 #define ETH_DMAIER_TUIE 0x00000020U /* Transmit Underflow interrupt enable */
8923 #define ETH_DMAIER_ROIE 0x00000010U /* Receive Overflow interrupt enable */
8924 #define ETH_DMAIER_TJTIE 0x00000008U /* Transmit jabber timeout interrupt enable */
8925 #define ETH_DMAIER_TBUIE 0x00000004U /* Transmit buffer unavailable interrupt enable */
8926 #define ETH_DMAIER_TPSIE 0x00000002U /* Transmit process stopped interrupt enable */
8927 #define ETH_DMAIER_TIE 0x00000001U /* Transmit interrupt enable */
8928 
8929 /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
8930 #define ETH_DMAMFBOCR_OFOC 0x10000000U /* Overflow bit for FIFO overflow counter */
8931 #define ETH_DMAMFBOCR_MFA 0x0FFE0000U /* Number of frames missed by the application */
8932 #define ETH_DMAMFBOCR_OMFC 0x00010000U /* Overflow bit for missed frame counter */
8933 #define ETH_DMAMFBOCR_MFC 0x0000FFFFU /* Number of frames missed by the controller */
8934 
8935 /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
8936 #define ETH_DMACHTDR_HTDAP 0xFFFFFFFFU /* Host transmit descriptor address pointer */
8937 
8938 /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
8939 #define ETH_DMACHRDR_HRDAP 0xFFFFFFFFU /* Host receive descriptor address pointer */
8940 
8941 /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
8942 #define ETH_DMACHTBAR_HTBAP 0xFFFFFFFFU /* Host transmit buffer address pointer */
8943 
8944 /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
8945 #define ETH_DMACHRBAR_HRBAP 0xFFFFFFFFU /* Host receive buffer address pointer */
8946 
8947 /******************************************************************************/
8948 /* */
8949 /* USB_OTG */
8950 /* */
8951 /******************************************************************************/
8952 /******************** Bit definition for USB_OTG_GOTGCTL register ********************/
8953 #define USB_OTG_GOTGCTL_SRQSCS 0x00000001U
8954 #define USB_OTG_GOTGCTL_SRQ 0x00000002U
8955 #define USB_OTG_GOTGCTL_VBVALOEN 0x00000004U
8956 #define USB_OTG_GOTGCTL_VBVALOVAL 0x00000008U
8957 #define USB_OTG_GOTGCTL_AVALOEN 0x00000010U
8958 #define USB_OTG_GOTGCTL_AVALOVAL 0x00000020U
8959 #define USB_OTG_GOTGCTL_BVALOEN 0x00000040U
8960 #define USB_OTG_GOTGCTL_BVALOVAL 0x00000080U
8961 #define USB_OTG_GOTGCTL_HNGSCS 0x00000100U
8962 #define USB_OTG_GOTGCTL_HNPRQ 0x00000200U
8963 #define USB_OTG_GOTGCTL_HSHNPEN 0x00000400U
8964 #define USB_OTG_GOTGCTL_DHNPEN 0x00000800U
8965 #define USB_OTG_GOTGCTL_EHEN 0x00001000U
8966 #define USB_OTG_GOTGCTL_CIDSTS 0x00010000U
8967 #define USB_OTG_GOTGCTL_DBCT 0x00020000U
8968 #define USB_OTG_GOTGCTL_ASVLD 0x00040000U
8969 #define USB_OTG_GOTGCTL_BSESVLD 0x00080000U
8970 #define USB_OTG_GOTGCTL_OTGVER 0x00100000U
8972 /******************** Bit definition for USB_OTG_HCFG register ********************/
8973 #define USB_OTG_HCFG_FSLSPCS 0x00000003U
8974 #define USB_OTG_HCFG_FSLSPCS_0 0x00000001U
8975 #define USB_OTG_HCFG_FSLSPCS_1 0x00000002U
8976 #define USB_OTG_HCFG_FSLSS 0x00000004U
8978 /******************** Bit definition for USB_OTG_DCFG register ********************/
8979 #define USB_OTG_DCFG_DSPD 0x00000003U
8980 #define USB_OTG_DCFG_DSPD_0 0x00000001U
8981 #define USB_OTG_DCFG_DSPD_1 0x00000002U
8982 #define USB_OTG_DCFG_NZLSOHSK 0x00000004U
8984 #define USB_OTG_DCFG_DAD 0x000007F0U
8985 #define USB_OTG_DCFG_DAD_0 0x00000010U
8986 #define USB_OTG_DCFG_DAD_1 0x00000020U
8987 #define USB_OTG_DCFG_DAD_2 0x00000040U
8988 #define USB_OTG_DCFG_DAD_3 0x00000080U
8989 #define USB_OTG_DCFG_DAD_4 0x00000100U
8990 #define USB_OTG_DCFG_DAD_5 0x00000200U
8991 #define USB_OTG_DCFG_DAD_6 0x00000400U
8993 #define USB_OTG_DCFG_PFIVL 0x00001800U
8994 #define USB_OTG_DCFG_PFIVL_0 0x00000800U
8995 #define USB_OTG_DCFG_PFIVL_1 0x00001000U
8997 #define USB_OTG_DCFG_PERSCHIVL 0x03000000U
8998 #define USB_OTG_DCFG_PERSCHIVL_0 0x01000000U
8999 #define USB_OTG_DCFG_PERSCHIVL_1 0x02000000U
9001 /******************** Bit definition for USB_OTG_PCGCR register ********************/
9002 #define USB_OTG_PCGCR_STPPCLK 0x00000001U
9003 #define USB_OTG_PCGCR_GATEHCLK 0x00000002U
9004 #define USB_OTG_PCGCR_PHYSUSP 0x00000010U
9006 /******************** Bit definition for USB_OTG_GOTGINT register ********************/
9007 #define USB_OTG_GOTGINT_SEDET 0x00000004U
9008 #define USB_OTG_GOTGINT_SRSSCHG 0x00000100U
9009 #define USB_OTG_GOTGINT_HNSSCHG 0x00000200U
9010 #define USB_OTG_GOTGINT_HNGDET 0x00020000U
9011 #define USB_OTG_GOTGINT_ADTOCHG 0x00040000U
9012 #define USB_OTG_GOTGINT_DBCDNE 0x00080000U
9013 #define USB_OTG_GOTGINT_IDCHNG 0x00100000U
9015 /******************** Bit definition for USB_OTG_DCTL register ********************/
9016 #define USB_OTG_DCTL_RWUSIG 0x00000001U
9017 #define USB_OTG_DCTL_SDIS 0x00000002U
9018 #define USB_OTG_DCTL_GINSTS 0x00000004U
9019 #define USB_OTG_DCTL_GONSTS 0x00000008U
9021 #define USB_OTG_DCTL_TCTL 0x00000070U
9022 #define USB_OTG_DCTL_TCTL_0 0x00000010U
9023 #define USB_OTG_DCTL_TCTL_1 0x00000020U
9024 #define USB_OTG_DCTL_TCTL_2 0x00000040U
9025 #define USB_OTG_DCTL_SGINAK 0x00000080U
9026 #define USB_OTG_DCTL_CGINAK 0x00000100U
9027 #define USB_OTG_DCTL_SGONAK 0x00000200U
9028 #define USB_OTG_DCTL_CGONAK 0x00000400U
9029 #define USB_OTG_DCTL_POPRGDNE 0x00000800U
9031 /******************** Bit definition for USB_OTG_HFIR register ********************/
9032 #define USB_OTG_HFIR_FRIVL 0x0000FFFFU
9034 /******************** Bit definition for USB_OTG_HFNUM register ********************/
9035 #define USB_OTG_HFNUM_FRNUM 0x0000FFFFU
9036 #define USB_OTG_HFNUM_FTREM 0xFFFF0000U
9038 /******************** Bit definition for USB_OTG_DSTS register ********************/
9039 #define USB_OTG_DSTS_SUSPSTS 0x00000001U
9041 #define USB_OTG_DSTS_ENUMSPD 0x00000006U
9042 #define USB_OTG_DSTS_ENUMSPD_0 0x00000002U
9043 #define USB_OTG_DSTS_ENUMSPD_1 0x00000004U
9044 #define USB_OTG_DSTS_EERR 0x00000008U
9045 #define USB_OTG_DSTS_FNSOF 0x003FFF00U
9047 /******************** Bit definition for USB_OTG_GAHBCFG register ********************/
9048 #define USB_OTG_GAHBCFG_GINT 0x00000001U
9049 #define USB_OTG_GAHBCFG_HBSTLEN 0x0000001EU
9050 #define USB_OTG_GAHBCFG_HBSTLEN_0 0x00000002U
9051 #define USB_OTG_GAHBCFG_HBSTLEN_1 0x00000004U
9052 #define USB_OTG_GAHBCFG_HBSTLEN_2 0x00000008U
9053 #define USB_OTG_GAHBCFG_HBSTLEN_3 0x00000010U
9054 #define USB_OTG_GAHBCFG_DMAEN 0x00000020U
9055 #define USB_OTG_GAHBCFG_TXFELVL 0x00000080U
9056 #define USB_OTG_GAHBCFG_PTXFELVL 0x00000100U
9058 /******************** Bit definition for USB_OTG_GUSBCFG register ********************/
9059 #define USB_OTG_GUSBCFG_TOCAL 0x00000007U
9060 #define USB_OTG_GUSBCFG_TOCAL_0 0x00000001U
9061 #define USB_OTG_GUSBCFG_TOCAL_1 0x00000002U
9062 #define USB_OTG_GUSBCFG_TOCAL_2 0x00000004U
9063 #define USB_OTG_GUSBCFG_PHYSEL 0x00000040U
9064 #define USB_OTG_GUSBCFG_SRPCAP 0x00000100U
9065 #define USB_OTG_GUSBCFG_HNPCAP 0x00000200U
9066 #define USB_OTG_GUSBCFG_TRDT 0x00003C00U
9067 #define USB_OTG_GUSBCFG_TRDT_0 0x00000400U
9068 #define USB_OTG_GUSBCFG_TRDT_1 0x00000800U
9069 #define USB_OTG_GUSBCFG_TRDT_2 0x00001000U
9070 #define USB_OTG_GUSBCFG_TRDT_3 0x00002000U
9071 #define USB_OTG_GUSBCFG_PHYLPCS 0x00008000U
9072 #define USB_OTG_GUSBCFG_ULPIFSLS 0x00020000U
9073 #define USB_OTG_GUSBCFG_ULPIAR 0x00040000U
9074 #define USB_OTG_GUSBCFG_ULPICSM 0x00080000U
9075 #define USB_OTG_GUSBCFG_ULPIEVBUSD 0x00100000U
9076 #define USB_OTG_GUSBCFG_ULPIEVBUSI 0x00200000U
9077 #define USB_OTG_GUSBCFG_TSDPS 0x00400000U
9078 #define USB_OTG_GUSBCFG_PCCI 0x00800000U
9079 #define USB_OTG_GUSBCFG_PTCI 0x01000000U
9080 #define USB_OTG_GUSBCFG_ULPIIPD 0x02000000U
9081 #define USB_OTG_GUSBCFG_FHMOD 0x20000000U
9082 #define USB_OTG_GUSBCFG_FDMOD 0x40000000U
9083 #define USB_OTG_GUSBCFG_CTXPKT 0x80000000U
9085 /******************** Bit definition for USB_OTG_GRSTCTL register ********************/
9086 #define USB_OTG_GRSTCTL_CSRST 0x00000001U
9087 #define USB_OTG_GRSTCTL_HSRST 0x00000002U
9088 #define USB_OTG_GRSTCTL_FCRST 0x00000004U
9089 #define USB_OTG_GRSTCTL_RXFFLSH 0x00000010U
9090 #define USB_OTG_GRSTCTL_TXFFLSH 0x00000020U
9091 #define USB_OTG_GRSTCTL_TXFNUM 0x000007C0U
9092 #define USB_OTG_GRSTCTL_TXFNUM_0 0x00000040U
9093 #define USB_OTG_GRSTCTL_TXFNUM_1 0x00000080U
9094 #define USB_OTG_GRSTCTL_TXFNUM_2 0x00000100U
9095 #define USB_OTG_GRSTCTL_TXFNUM_3 0x00000200U
9096 #define USB_OTG_GRSTCTL_TXFNUM_4 0x00000400U
9097 #define USB_OTG_GRSTCTL_DMAREQ 0x40000000U
9098 #define USB_OTG_GRSTCTL_AHBIDL 0x80000000U
9100 /******************** Bit definition for USB_OTG_DIEPMSK register ********************/
9101 #define USB_OTG_DIEPMSK_XFRCM 0x00000001U
9102 #define USB_OTG_DIEPMSK_EPDM 0x00000002U
9103 #define USB_OTG_DIEPMSK_TOM 0x00000008U
9104 #define USB_OTG_DIEPMSK_ITTXFEMSK 0x00000010U
9105 #define USB_OTG_DIEPMSK_INEPNMM 0x00000020U
9106 #define USB_OTG_DIEPMSK_INEPNEM 0x00000040U
9107 #define USB_OTG_DIEPMSK_TXFURM 0x00000100U
9108 #define USB_OTG_DIEPMSK_BIM 0x00000200U
9110 /******************** Bit definition for USB_OTG_HPTXSTS register ********************/
9111 #define USB_OTG_HPTXSTS_PTXFSAVL 0x0000FFFFU
9112 #define USB_OTG_HPTXSTS_PTXQSAV 0x00FF0000U
9113 #define USB_OTG_HPTXSTS_PTXQSAV_0 0x00010000U
9114 #define USB_OTG_HPTXSTS_PTXQSAV_1 0x00020000U
9115 #define USB_OTG_HPTXSTS_PTXQSAV_2 0x00040000U
9116 #define USB_OTG_HPTXSTS_PTXQSAV_3 0x00080000U
9117 #define USB_OTG_HPTXSTS_PTXQSAV_4 0x00100000U
9118 #define USB_OTG_HPTXSTS_PTXQSAV_5 0x00200000U
9119 #define USB_OTG_HPTXSTS_PTXQSAV_6 0x00400000U
9120 #define USB_OTG_HPTXSTS_PTXQSAV_7 0x00800000U
9122 #define USB_OTG_HPTXSTS_PTXQTOP 0xFF000000U
9123 #define USB_OTG_HPTXSTS_PTXQTOP_0 0x01000000U
9124 #define USB_OTG_HPTXSTS_PTXQTOP_1 0x02000000U
9125 #define USB_OTG_HPTXSTS_PTXQTOP_2 0x04000000U
9126 #define USB_OTG_HPTXSTS_PTXQTOP_3 0x08000000U
9127 #define USB_OTG_HPTXSTS_PTXQTOP_4 0x10000000U
9128 #define USB_OTG_HPTXSTS_PTXQTOP_5 0x20000000U
9129 #define USB_OTG_HPTXSTS_PTXQTOP_6 0x40000000U
9130 #define USB_OTG_HPTXSTS_PTXQTOP_7 0x80000000U
9132 /******************** Bit definition for USB_OTG_HAINT register ********************/
9133 #define USB_OTG_HAINT_HAINT 0x0000FFFFU
9135 /******************** Bit definition for USB_OTG_DOEPMSK register ********************/
9136 #define USB_OTG_DOEPMSK_XFRCM 0x00000001U
9137 #define USB_OTG_DOEPMSK_EPDM 0x00000002U
9138 #define USB_OTG_DOEPMSK_STUPM 0x00000008U
9139 #define USB_OTG_DOEPMSK_OTEPDM 0x00000010U
9140 #define USB_OTG_DOEPMSK_OTEPSPRM 0x00000020U
9141 #define USB_OTG_DOEPMSK_B2BSTUP 0x00000040U
9142 #define USB_OTG_DOEPMSK_OPEM 0x00000100U
9143 #define USB_OTG_DOEPMSK_BOIM 0x00000200U
9145 /******************** Bit definition for USB_OTG_GINTSTS register ********************/
9146 #define USB_OTG_GINTSTS_CMOD 0x00000001U
9147 #define USB_OTG_GINTSTS_MMIS 0x00000002U
9148 #define USB_OTG_GINTSTS_OTGINT 0x00000004U
9149 #define USB_OTG_GINTSTS_SOF 0x00000008U
9150 #define USB_OTG_GINTSTS_RXFLVL 0x00000010U
9151 #define USB_OTG_GINTSTS_NPTXFE 0x00000020U
9152 #define USB_OTG_GINTSTS_GINAKEFF 0x00000040U
9153 #define USB_OTG_GINTSTS_BOUTNAKEFF 0x00000080U
9154 #define USB_OTG_GINTSTS_ESUSP 0x00000400U
9155 #define USB_OTG_GINTSTS_USBSUSP 0x00000800U
9156 #define USB_OTG_GINTSTS_USBRST 0x00001000U
9157 #define USB_OTG_GINTSTS_ENUMDNE 0x00002000U
9158 #define USB_OTG_GINTSTS_ISOODRP 0x00004000U
9159 #define USB_OTG_GINTSTS_EOPF 0x00008000U
9160 #define USB_OTG_GINTSTS_IEPINT 0x00040000U
9161 #define USB_OTG_GINTSTS_OEPINT 0x00080000U
9162 #define USB_OTG_GINTSTS_IISOIXFR 0x00100000U
9163 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT 0x00200000U
9164 #define USB_OTG_GINTSTS_DATAFSUSP 0x00400000U
9165 #define USB_OTG_GINTSTS_RSTDET 0x00800000U
9166 #define USB_OTG_GINTSTS_HPRTINT 0x01000000U
9167 #define USB_OTG_GINTSTS_HCINT 0x02000000U
9168 #define USB_OTG_GINTSTS_PTXFE 0x04000000U
9169 #define USB_OTG_GINTSTS_LPMINT 0x08000000U
9170 #define USB_OTG_GINTSTS_CIDSCHG 0x10000000U
9171 #define USB_OTG_GINTSTS_DISCINT 0x20000000U
9172 #define USB_OTG_GINTSTS_SRQINT 0x40000000U
9173 #define USB_OTG_GINTSTS_WKUINT 0x80000000U
9175 /******************** Bit definition for USB_OTG_GINTMSK register ********************/
9176 #define USB_OTG_GINTMSK_MMISM 0x00000002U
9177 #define USB_OTG_GINTMSK_OTGINT 0x00000004U
9178 #define USB_OTG_GINTMSK_SOFM 0x00000008U
9179 #define USB_OTG_GINTMSK_RXFLVLM 0x00000010U
9180 #define USB_OTG_GINTMSK_NPTXFEM 0x00000020U
9181 #define USB_OTG_GINTMSK_GINAKEFFM 0x00000040U
9182 #define USB_OTG_GINTMSK_GONAKEFFM 0x00000080U
9183 #define USB_OTG_GINTMSK_ESUSPM 0x00000400U
9184 #define USB_OTG_GINTMSK_USBSUSPM 0x00000800U
9185 #define USB_OTG_GINTMSK_USBRST 0x00001000U
9186 #define USB_OTG_GINTMSK_ENUMDNEM 0x00002000U
9187 #define USB_OTG_GINTMSK_ISOODRPM 0x00004000U
9188 #define USB_OTG_GINTMSK_EOPFM 0x00008000U
9189 #define USB_OTG_GINTMSK_EPMISM 0x00020000U
9190 #define USB_OTG_GINTMSK_IEPINT 0x00040000U
9191 #define USB_OTG_GINTMSK_OEPINT 0x00080000U
9192 #define USB_OTG_GINTMSK_IISOIXFRM 0x00100000U
9193 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM 0x00200000U
9194 #define USB_OTG_GINTMSK_FSUSPM 0x00400000U
9195 #define USB_OTG_GINTMSK_RSTDEM 0x00800000U
9196 #define USB_OTG_GINTMSK_PRTIM 0x01000000U
9197 #define USB_OTG_GINTMSK_HCIM 0x02000000U
9198 #define USB_OTG_GINTMSK_PTXFEM 0x04000000U
9199 #define USB_OTG_GINTMSK_LPMINTM 0x08000000U
9200 #define USB_OTG_GINTMSK_CIDSCHGM 0x10000000U
9201 #define USB_OTG_GINTMSK_DISCINT 0x20000000U
9202 #define USB_OTG_GINTMSK_SRQIM 0x40000000U
9203 #define USB_OTG_GINTMSK_WUIM 0x80000000U
9205 /******************** Bit definition for USB_OTG_DAINT register ********************/
9206 #define USB_OTG_DAINT_IEPINT 0x0000FFFFU
9207 #define USB_OTG_DAINT_OEPINT 0xFFFF0000U
9209 /******************** Bit definition for USB_OTG_HAINTMSK register ********************/
9210 #define USB_OTG_HAINTMSK_HAINTM 0x0000FFFFU
9212 /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
9213 #define USB_OTG_GRXSTSP_EPNUM 0x0000000FU
9214 #define USB_OTG_GRXSTSP_BCNT 0x00007FF0U
9215 #define USB_OTG_GRXSTSP_DPID 0x00018000U
9216 #define USB_OTG_GRXSTSP_PKTSTS 0x001E0000U
9218 /******************** Bit definition for USB_OTG_DAINTMSK register ********************/
9219 #define USB_OTG_DAINTMSK_IEPM 0x0000FFFFU
9220 #define USB_OTG_DAINTMSK_OEPM 0xFFFF0000U
9222 /******************** Bit definition for OTG register ********************/
9223 
9224 #define USB_OTG_CHNUM 0x0000000FU
9225 #define USB_OTG_CHNUM_0 0x00000001U
9226 #define USB_OTG_CHNUM_1 0x00000002U
9227 #define USB_OTG_CHNUM_2 0x00000004U
9228 #define USB_OTG_CHNUM_3 0x00000008U
9229 #define USB_OTG_BCNT 0x00007FF0U
9231 #define USB_OTG_DPID 0x00018000U
9232 #define USB_OTG_DPID_0 0x00008000U
9233 #define USB_OTG_DPID_1 0x00010000U
9235 #define USB_OTG_PKTSTS 0x001E0000U
9236 #define USB_OTG_PKTSTS_0 0x00020000U
9237 #define USB_OTG_PKTSTS_1 0x00040000U
9238 #define USB_OTG_PKTSTS_2 0x00080000U
9239 #define USB_OTG_PKTSTS_3 0x00100000U
9241 #define USB_OTG_EPNUM 0x0000000FU
9242 #define USB_OTG_EPNUM_0 0x00000001U
9243 #define USB_OTG_EPNUM_1 0x00000002U
9244 #define USB_OTG_EPNUM_2 0x00000004U
9245 #define USB_OTG_EPNUM_3 0x00000008U
9247 #define USB_OTG_FRMNUM 0x01E00000U
9248 #define USB_OTG_FRMNUM_0 0x00200000U
9249 #define USB_OTG_FRMNUM_1 0x00400000U
9250 #define USB_OTG_FRMNUM_2 0x00800000U
9251 #define USB_OTG_FRMNUM_3 0x01000000U
9253 /******************** Bit definition for OTG register ********************/
9254 
9255 #define USB_OTG_CHNUM 0x0000000FU
9256 #define USB_OTG_CHNUM_0 0x00000001U
9257 #define USB_OTG_CHNUM_1 0x00000002U
9258 #define USB_OTG_CHNUM_2 0x00000004U
9259 #define USB_OTG_CHNUM_3 0x00000008U
9260 #define USB_OTG_BCNT 0x00007FF0U
9262 #define USB_OTG_DPID 0x00018000U
9263 #define USB_OTG_DPID_0 0x00008000U
9264 #define USB_OTG_DPID_1 0x00010000U
9266 #define USB_OTG_PKTSTS 0x001E0000U
9267 #define USB_OTG_PKTSTS_0 0x00020000U
9268 #define USB_OTG_PKTSTS_1 0x00040000U
9269 #define USB_OTG_PKTSTS_2 0x00080000U
9270 #define USB_OTG_PKTSTS_3 0x00100000U
9272 #define USB_OTG_EPNUM 0x0000000FU
9273 #define USB_OTG_EPNUM_0 0x00000001U
9274 #define USB_OTG_EPNUM_1 0x00000002U
9275 #define USB_OTG_EPNUM_2 0x00000004U
9276 #define USB_OTG_EPNUM_3 0x00000008U
9278 #define USB_OTG_FRMNUM 0x01E00000U
9279 #define USB_OTG_FRMNUM_0 0x00200000U
9280 #define USB_OTG_FRMNUM_1 0x00400000U
9281 #define USB_OTG_FRMNUM_2 0x00800000U
9282 #define USB_OTG_FRMNUM_3 0x01000000U
9284 /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/
9285 #define USB_OTG_GRXFSIZ_RXFD 0x0000FFFFU
9287 /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/
9288 #define USB_OTG_DVBUSDIS_VBUSDT 0x0000FFFFU
9290 /******************** Bit definition for OTG register ********************/
9291 #define USB_OTG_NPTXFSA 0x0000FFFFU
9292 #define USB_OTG_NPTXFD 0xFFFF0000U
9293 #define USB_OTG_TX0FSA 0x0000FFFFU
9294 #define USB_OTG_TX0FD 0xFFFF0000U
9296 /******************** Bit definition for USB_OTG_DVBUSPULSE register ********************/
9297 #define USB_OTG_DVBUSPULSE_DVBUSP 0x00000FFFU
9299 /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/
9300 #define USB_OTG_GNPTXSTS_NPTXFSAV 0x0000FFFFU
9302 #define USB_OTG_GNPTXSTS_NPTQXSAV 0x00FF0000U
9303 #define USB_OTG_GNPTXSTS_NPTQXSAV_0 0x00010000U
9304 #define USB_OTG_GNPTXSTS_NPTQXSAV_1 0x00020000U
9305 #define USB_OTG_GNPTXSTS_NPTQXSAV_2 0x00040000U
9306 #define USB_OTG_GNPTXSTS_NPTQXSAV_3 0x00080000U
9307 #define USB_OTG_GNPTXSTS_NPTQXSAV_4 0x00100000U
9308 #define USB_OTG_GNPTXSTS_NPTQXSAV_5 0x00200000U
9309 #define USB_OTG_GNPTXSTS_NPTQXSAV_6 0x00400000U
9310 #define USB_OTG_GNPTXSTS_NPTQXSAV_7 0x00800000U
9312 #define USB_OTG_GNPTXSTS_NPTXQTOP 0x7F000000U
9313 #define USB_OTG_GNPTXSTS_NPTXQTOP_0 0x01000000U
9314 #define USB_OTG_GNPTXSTS_NPTXQTOP_1 0x02000000U
9315 #define USB_OTG_GNPTXSTS_NPTXQTOP_2 0x04000000U
9316 #define USB_OTG_GNPTXSTS_NPTXQTOP_3 0x08000000U
9317 #define USB_OTG_GNPTXSTS_NPTXQTOP_4 0x10000000U
9318 #define USB_OTG_GNPTXSTS_NPTXQTOP_5 0x20000000U
9319 #define USB_OTG_GNPTXSTS_NPTXQTOP_6 0x40000000U
9321 /******************** Bit definition for USB_OTG_DTHRCTL register ********************/
9322 #define USB_OTG_DTHRCTL_NONISOTHREN 0x00000001U
9323 #define USB_OTG_DTHRCTL_ISOTHREN 0x00000002U
9325 #define USB_OTG_DTHRCTL_TXTHRLEN 0x000007FCU
9326 #define USB_OTG_DTHRCTL_TXTHRLEN_0 0x00000004U
9327 #define USB_OTG_DTHRCTL_TXTHRLEN_1 0x00000008U
9328 #define USB_OTG_DTHRCTL_TXTHRLEN_2 0x00000010U
9329 #define USB_OTG_DTHRCTL_TXTHRLEN_3 0x00000020U
9330 #define USB_OTG_DTHRCTL_TXTHRLEN_4 0x00000040U
9331 #define USB_OTG_DTHRCTL_TXTHRLEN_5 0x00000080U
9332 #define USB_OTG_DTHRCTL_TXTHRLEN_6 0x00000100U
9333 #define USB_OTG_DTHRCTL_TXTHRLEN_7 0x00000200U
9334 #define USB_OTG_DTHRCTL_TXTHRLEN_8 0x00000400U
9335 #define USB_OTG_DTHRCTL_RXTHREN 0x00010000U
9337 #define USB_OTG_DTHRCTL_RXTHRLEN 0x03FE0000U
9338 #define USB_OTG_DTHRCTL_RXTHRLEN_0 0x00020000U
9339 #define USB_OTG_DTHRCTL_RXTHRLEN_1 0x00040000U
9340 #define USB_OTG_DTHRCTL_RXTHRLEN_2 0x00080000U
9341 #define USB_OTG_DTHRCTL_RXTHRLEN_3 0x00100000U
9342 #define USB_OTG_DTHRCTL_RXTHRLEN_4 0x00200000U
9343 #define USB_OTG_DTHRCTL_RXTHRLEN_5 0x00400000U
9344 #define USB_OTG_DTHRCTL_RXTHRLEN_6 0x00800000U
9345 #define USB_OTG_DTHRCTL_RXTHRLEN_7 0x01000000U
9346 #define USB_OTG_DTHRCTL_RXTHRLEN_8 0x02000000U
9347 #define USB_OTG_DTHRCTL_ARPEN 0x08000000U
9349 /******************** Bit definition for USB_OTG_DIEPEMPMSK register ********************/
9350 #define USB_OTG_DIEPEMPMSK_INEPTXFEM 0x0000FFFFU
9352 /******************** Bit definition for USB_OTG_DEACHINT register ********************/
9353 #define USB_OTG_DEACHINT_IEP1INT 0x00000002U
9354 #define USB_OTG_DEACHINT_OEP1INT 0x00020000U
9356 /******************** Bit definition for USB_OTG_GCCFG register ********************/
9357 #define USB_OTG_GCCFG_PWRDWN 0x00010000U
9358 #define USB_OTG_GCCFG_VBDEN 0x00200000U
9360 /******************** Bit definition for USB_OTG_GPWRDN) register ********************/
9361 #define USB_OTG_GPWRDN_ADPMEN 0x00000001U
9362 #define USB_OTG_GPWRDN_ADPIF 0x00800000U
9364 /******************** Bit definition for USB_OTG_DEACHINTMSK register ********************/
9365 #define USB_OTG_DEACHINTMSK_IEP1INTM 0x00000002U
9366 #define USB_OTG_DEACHINTMSK_OEP1INTM 0x00020000U
9368 /******************** Bit definition for USB_OTG_CID register ********************/
9369 #define USB_OTG_CID_PRODUCT_ID 0xFFFFFFFFU
9371 /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
9372 #define USB_OTG_GLPMCFG_LPMEN 0x00000001U
9373 #define USB_OTG_GLPMCFG_LPMACK 0x00000002U
9374 #define USB_OTG_GLPMCFG_BESL 0x0000003CU
9375 #define USB_OTG_GLPMCFG_REMWAKE 0x00000040U
9376 #define USB_OTG_GLPMCFG_L1SSEN 0x00000080U
9377 #define USB_OTG_GLPMCFG_BESLTHRS 0x00000F00U
9378 #define USB_OTG_GLPMCFG_L1DSEN 0x00001000U
9379 #define USB_OTG_GLPMCFG_LPMRSP 0x00006000U
9380 #define USB_OTG_GLPMCFG_SLPSTS 0x00008000U
9381 #define USB_OTG_GLPMCFG_L1RSMOK 0x00010000U
9382 #define USB_OTG_GLPMCFG_LPMCHIDX 0x001E0000U
9383 #define USB_OTG_GLPMCFG_LPMRCNT 0x00E00000U
9384 #define USB_OTG_GLPMCFG_SNDLPM 0x01000000U
9385 #define USB_OTG_GLPMCFG_LPMRCNTSTS 0x0E000000U
9386 #define USB_OTG_GLPMCFG_ENBESL 0x10000000U
9388 /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/
9389 #define USB_OTG_DIEPEACHMSK1_XFRCM 0x00000001U
9390 #define USB_OTG_DIEPEACHMSK1_EPDM 0x00000002U
9391 #define USB_OTG_DIEPEACHMSK1_TOM 0x00000008U
9392 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK 0x00000010U
9393 #define USB_OTG_DIEPEACHMSK1_INEPNMM 0x00000020U
9394 #define USB_OTG_DIEPEACHMSK1_INEPNEM 0x00000040U
9395 #define USB_OTG_DIEPEACHMSK1_TXFURM 0x00000100U
9396 #define USB_OTG_DIEPEACHMSK1_BIM 0x00000200U
9397 #define USB_OTG_DIEPEACHMSK1_NAKM 0x00002000U
9399 /******************** Bit definition for USB_OTG_HPRT register ********************/
9400 #define USB_OTG_HPRT_PCSTS 0x00000001U
9401 #define USB_OTG_HPRT_PCDET 0x00000002U
9402 #define USB_OTG_HPRT_PENA 0x00000004U
9403 #define USB_OTG_HPRT_PENCHNG 0x00000008U
9404 #define USB_OTG_HPRT_POCA 0x00000010U
9405 #define USB_OTG_HPRT_POCCHNG 0x00000020U
9406 #define USB_OTG_HPRT_PRES 0x00000040U
9407 #define USB_OTG_HPRT_PSUSP 0x00000080U
9408 #define USB_OTG_HPRT_PRST 0x00000100U
9410 #define USB_OTG_HPRT_PLSTS 0x00000C00U
9411 #define USB_OTG_HPRT_PLSTS_0 0x00000400U
9412 #define USB_OTG_HPRT_PLSTS_1 0x00000800U
9413 #define USB_OTG_HPRT_PPWR 0x00001000U
9415 #define USB_OTG_HPRT_PTCTL 0x0001E000U
9416 #define USB_OTG_HPRT_PTCTL_0 0x00002000U
9417 #define USB_OTG_HPRT_PTCTL_1 0x00004000U
9418 #define USB_OTG_HPRT_PTCTL_2 0x00008000U
9419 #define USB_OTG_HPRT_PTCTL_3 0x00010000U
9421 #define USB_OTG_HPRT_PSPD 0x00060000U
9422 #define USB_OTG_HPRT_PSPD_0 0x00020000U
9423 #define USB_OTG_HPRT_PSPD_1 0x00040000U
9425 /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/
9426 #define USB_OTG_DOEPEACHMSK1_XFRCM 0x00000001U
9427 #define USB_OTG_DOEPEACHMSK1_EPDM 0x00000002U
9428 #define USB_OTG_DOEPEACHMSK1_TOM 0x00000008U
9429 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK 0x00000010U
9430 #define USB_OTG_DOEPEACHMSK1_INEPNMM 0x00000020U
9431 #define USB_OTG_DOEPEACHMSK1_INEPNEM 0x00000040U
9432 #define USB_OTG_DOEPEACHMSK1_TXFURM 0x00000100U
9433 #define USB_OTG_DOEPEACHMSK1_BIM 0x00000200U
9434 #define USB_OTG_DOEPEACHMSK1_BERRM 0x00001000U
9435 #define USB_OTG_DOEPEACHMSK1_NAKM 0x00002000U
9436 #define USB_OTG_DOEPEACHMSK1_NYETM 0x00004000U
9438 /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/
9439 #define USB_OTG_HPTXFSIZ_PTXSA 0x0000FFFFU
9440 #define USB_OTG_HPTXFSIZ_PTXFD 0xFFFF0000U
9442 /******************** Bit definition for USB_OTG_DIEPCTL register ********************/
9443 #define USB_OTG_DIEPCTL_MPSIZ 0x000007FFU
9444 #define USB_OTG_DIEPCTL_USBAEP 0x00008000U
9445 #define USB_OTG_DIEPCTL_EONUM_DPID 0x00010000U
9446 #define USB_OTG_DIEPCTL_NAKSTS 0x00020000U
9448 #define USB_OTG_DIEPCTL_EPTYP 0x000C0000U
9449 #define USB_OTG_DIEPCTL_EPTYP_0 0x00040000U
9450 #define USB_OTG_DIEPCTL_EPTYP_1 0x00080000U
9451 #define USB_OTG_DIEPCTL_STALL 0x00200000U
9453 #define USB_OTG_DIEPCTL_TXFNUM 0x03C00000U
9454 #define USB_OTG_DIEPCTL_TXFNUM_0 0x00400000U
9455 #define USB_OTG_DIEPCTL_TXFNUM_1 0x00800000U
9456 #define USB_OTG_DIEPCTL_TXFNUM_2 0x01000000U
9457 #define USB_OTG_DIEPCTL_TXFNUM_3 0x02000000U
9458 #define USB_OTG_DIEPCTL_CNAK 0x04000000U
9459 #define USB_OTG_DIEPCTL_SNAK 0x08000000U
9460 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM 0x10000000U
9461 #define USB_OTG_DIEPCTL_SODDFRM 0x20000000U
9462 #define USB_OTG_DIEPCTL_EPDIS 0x40000000U
9463 #define USB_OTG_DIEPCTL_EPENA 0x80000000U
9465 /******************** Bit definition for USB_OTG_HCCHAR register ********************/
9466 #define USB_OTG_HCCHAR_MPSIZ 0x000007FFU
9468 #define USB_OTG_HCCHAR_EPNUM 0x00007800U
9469 #define USB_OTG_HCCHAR_EPNUM_0 0x00000800U
9470 #define USB_OTG_HCCHAR_EPNUM_1 0x00001000U
9471 #define USB_OTG_HCCHAR_EPNUM_2 0x00002000U
9472 #define USB_OTG_HCCHAR_EPNUM_3 0x00004000U
9473 #define USB_OTG_HCCHAR_EPDIR 0x00008000U
9474 #define USB_OTG_HCCHAR_LSDEV 0x00020000U
9476 #define USB_OTG_HCCHAR_EPTYP 0x000C0000U
9477 #define USB_OTG_HCCHAR_EPTYP_0 0x00040000U
9478 #define USB_OTG_HCCHAR_EPTYP_1 0x00080000U
9480 #define USB_OTG_HCCHAR_MC 0x00300000U
9481 #define USB_OTG_HCCHAR_MC_0 0x00100000U
9482 #define USB_OTG_HCCHAR_MC_1 0x00200000U
9484 #define USB_OTG_HCCHAR_DAD 0x1FC00000U
9485 #define USB_OTG_HCCHAR_DAD_0 0x00400000U
9486 #define USB_OTG_HCCHAR_DAD_1 0x00800000U
9487 #define USB_OTG_HCCHAR_DAD_2 0x01000000U
9488 #define USB_OTG_HCCHAR_DAD_3 0x02000000U
9489 #define USB_OTG_HCCHAR_DAD_4 0x04000000U
9490 #define USB_OTG_HCCHAR_DAD_5 0x08000000U
9491 #define USB_OTG_HCCHAR_DAD_6 0x10000000U
9492 #define USB_OTG_HCCHAR_ODDFRM 0x20000000U
9493 #define USB_OTG_HCCHAR_CHDIS 0x40000000U
9494 #define USB_OTG_HCCHAR_CHENA 0x80000000U
9496 /******************** Bit definition for USB_OTG_HCSPLT register ********************/
9497 
9498 #define USB_OTG_HCSPLT_PRTADDR 0x0000007FU
9499 #define USB_OTG_HCSPLT_PRTADDR_0 0x00000001U
9500 #define USB_OTG_HCSPLT_PRTADDR_1 0x00000002U
9501 #define USB_OTG_HCSPLT_PRTADDR_2 0x00000004U
9502 #define USB_OTG_HCSPLT_PRTADDR_3 0x00000008U
9503 #define USB_OTG_HCSPLT_PRTADDR_4 0x00000010U
9504 #define USB_OTG_HCSPLT_PRTADDR_5 0x00000020U
9505 #define USB_OTG_HCSPLT_PRTADDR_6 0x00000040U
9507 #define USB_OTG_HCSPLT_HUBADDR 0x00003F80U
9508 #define USB_OTG_HCSPLT_HUBADDR_0 0x00000080U
9509 #define USB_OTG_HCSPLT_HUBADDR_1 0x00000100U
9510 #define USB_OTG_HCSPLT_HUBADDR_2 0x00000200U
9511 #define USB_OTG_HCSPLT_HUBADDR_3 0x00000400U
9512 #define USB_OTG_HCSPLT_HUBADDR_4 0x00000800U
9513 #define USB_OTG_HCSPLT_HUBADDR_5 0x00001000U
9514 #define USB_OTG_HCSPLT_HUBADDR_6 0x00002000U
9516 #define USB_OTG_HCSPLT_XACTPOS 0x0000C000U
9517 #define USB_OTG_HCSPLT_XACTPOS_0 0x00004000U
9518 #define USB_OTG_HCSPLT_XACTPOS_1 0x00008000U
9519 #define USB_OTG_HCSPLT_COMPLSPLT 0x00010000U
9520 #define USB_OTG_HCSPLT_SPLITEN 0x80000000U
9522 /******************** Bit definition for USB_OTG_HCINT register ********************/
9523 #define USB_OTG_HCINT_XFRC 0x00000001U
9524 #define USB_OTG_HCINT_CHH 0x00000002U
9525 #define USB_OTG_HCINT_AHBERR 0x00000004U
9526 #define USB_OTG_HCINT_STALL 0x00000008U
9527 #define USB_OTG_HCINT_NAK 0x00000010U
9528 #define USB_OTG_HCINT_ACK 0x00000020U
9529 #define USB_OTG_HCINT_NYET 0x00000040U
9530 #define USB_OTG_HCINT_TXERR 0x00000080U
9531 #define USB_OTG_HCINT_BBERR 0x00000100U
9532 #define USB_OTG_HCINT_FRMOR 0x00000200U
9533 #define USB_OTG_HCINT_DTERR 0x00000400U
9535 /******************** Bit definition for USB_OTG_DIEPINT register ********************/
9536 #define USB_OTG_DIEPINT_XFRC 0x00000001U
9537 #define USB_OTG_DIEPINT_EPDISD 0x00000002U
9538 #define USB_OTG_DIEPINT_TOC 0x00000008U
9539 #define USB_OTG_DIEPINT_ITTXFE 0x00000010U
9540 #define USB_OTG_DIEPINT_INEPNE 0x00000040U
9541 #define USB_OTG_DIEPINT_TXFE 0x00000080U
9542 #define USB_OTG_DIEPINT_TXFIFOUDRN 0x00000100U
9543 #define USB_OTG_DIEPINT_BNA 0x00000200U
9544 #define USB_OTG_DIEPINT_PKTDRPSTS 0x00000800U
9545 #define USB_OTG_DIEPINT_BERR 0x00001000U
9546 #define USB_OTG_DIEPINT_NAK 0x00002000U
9548 /******************** Bit definition for USB_OTG_HCINTMSK register ********************/
9549 #define USB_OTG_HCINTMSK_XFRCM 0x00000001U
9550 #define USB_OTG_HCINTMSK_CHHM 0x00000002U
9551 #define USB_OTG_HCINTMSK_AHBERR 0x00000004U
9552 #define USB_OTG_HCINTMSK_STALLM 0x00000008U
9553 #define USB_OTG_HCINTMSK_NAKM 0x00000010U
9554 #define USB_OTG_HCINTMSK_ACKM 0x00000020U
9555 #define USB_OTG_HCINTMSK_NYET 0x00000040U
9556 #define USB_OTG_HCINTMSK_TXERRM 0x00000080U
9557 #define USB_OTG_HCINTMSK_BBERRM 0x00000100U
9558 #define USB_OTG_HCINTMSK_FRMORM 0x00000200U
9559 #define USB_OTG_HCINTMSK_DTERRM 0x00000400U
9561 /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
9562 
9563 #define USB_OTG_DIEPTSIZ_XFRSIZ 0x0007FFFFU
9564 #define USB_OTG_DIEPTSIZ_PKTCNT 0x1FF80000U
9565 #define USB_OTG_DIEPTSIZ_MULCNT 0x60000000U
9566 /******************** Bit definition for USB_OTG_HCTSIZ register ********************/
9567 #define USB_OTG_HCTSIZ_XFRSIZ 0x0007FFFFU
9568 #define USB_OTG_HCTSIZ_PKTCNT 0x1FF80000U
9569 #define USB_OTG_HCTSIZ_DOPING 0x80000000U
9570 #define USB_OTG_HCTSIZ_DPID 0x60000000U
9571 #define USB_OTG_HCTSIZ_DPID_0 0x20000000U
9572 #define USB_OTG_HCTSIZ_DPID_1 0x40000000U
9574 /******************** Bit definition for USB_OTG_DIEPDMA register ********************/
9575 #define USB_OTG_DIEPDMA_DMAADDR 0xFFFFFFFFU
9577 /******************** Bit definition for USB_OTG_HCDMA register ********************/
9578 #define USB_OTG_HCDMA_DMAADDR 0xFFFFFFFFU
9580 /******************** Bit definition for USB_OTG_DTXFSTS register ********************/
9581 #define USB_OTG_DTXFSTS_INEPTFSAV 0x0000FFFFU
9583 /******************** Bit definition for USB_OTG_DIEPTXF register ********************/
9584 #define USB_OTG_DIEPTXF_INEPTXSA 0x0000FFFFU
9585 #define USB_OTG_DIEPTXF_INEPTXFD 0xFFFF0000U
9587 /******************** Bit definition for USB_OTG_DOEPCTL register ********************/
9588 #define USB_OTG_DOEPCTL_MPSIZ 0x000007FFU
9589 #define USB_OTG_DOEPCTL_USBAEP 0x00008000U
9590 #define USB_OTG_DOEPCTL_NAKSTS 0x00020000U
9591 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM 0x10000000U
9592 #define USB_OTG_DOEPCTL_SODDFRM 0x20000000U
9593 #define USB_OTG_DOEPCTL_EPTYP 0x000C0000U
9594 #define USB_OTG_DOEPCTL_EPTYP_0 0x00040000U
9595 #define USB_OTG_DOEPCTL_EPTYP_1 0x00080000U
9596 #define USB_OTG_DOEPCTL_SNPM 0x00100000U
9597 #define USB_OTG_DOEPCTL_STALL 0x00200000U
9598 #define USB_OTG_DOEPCTL_CNAK 0x04000000U
9599 #define USB_OTG_DOEPCTL_SNAK 0x08000000U
9600 #define USB_OTG_DOEPCTL_EPDIS 0x40000000U
9601 #define USB_OTG_DOEPCTL_EPENA 0x80000000U
9603 /******************** Bit definition for USB_OTG_DOEPINT register ********************/
9604 #define USB_OTG_DOEPINT_XFRC 0x00000001U
9605 #define USB_OTG_DOEPINT_EPDISD 0x00000002U
9606 #define USB_OTG_DOEPINT_STUP 0x00000008U
9607 #define USB_OTG_DOEPINT_OTEPDIS 0x00000010U
9608 #define USB_OTG_DOEPINT_OTEPSPR 0x00000020U
9609 #define USB_OTG_DOEPINT_B2BSTUP 0x00000040U
9610 #define USB_OTG_DOEPINT_NYET 0x00004000U
9612 /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/
9613 #define USB_OTG_DOEPTSIZ_XFRSIZ 0x0007FFFFU
9614 #define USB_OTG_DOEPTSIZ_PKTCNT 0x1FF80000U
9616 #define USB_OTG_DOEPTSIZ_STUPCNT 0x60000000U
9617 #define USB_OTG_DOEPTSIZ_STUPCNT_0 0x20000000U
9618 #define USB_OTG_DOEPTSIZ_STUPCNT_1 0x40000000U
9620 /******************** Bit definition for PCGCCTL register ********************/
9621 #define USB_OTG_PCGCCTL_STOPCLK 0x00000001U
9622 #define USB_OTG_PCGCCTL_GATECLK 0x00000002U
9623 #define USB_OTG_PCGCCTL_PHYSUSP 0x00000010U
9625 /******************************************************************************/
9626 /* */
9627 /* JPEG Encoder/Decoder */
9628 /* */
9629 /******************************************************************************/
9630 /******************** Bit definition for CONFR0 register ********************/
9631 #define JPEG_CONFR0_START 0x00000001U
9633 /******************** Bit definition for CONFR1 register *******************/
9634 #define JPEG_CONFR1_NF 0x00000003U
9635 #define JPEG_CONFR1_NF_0 0x00000001U
9636 #define JPEG_CONFR1_NF_1 0x00000002U
9637 #define JPEG_CONFR1_RE 0x00000004U
9638 #define JPEG_CONFR1_DE 0x00000008U
9639 #define JPEG_CONFR1_COLORSPACE 0x00000030U
9640 #define JPEG_CONFR1_COLORSPACE_0 0x00000010U
9641 #define JPEG_CONFR1_COLORSPACE_1 0x00000020U
9642 #define JPEG_CONFR1_NS 0x000000C0U
9643 #define JPEG_CONFR1_NS_0 0x00000040U
9644 #define JPEG_CONFR1_NS_1 0x00000080U
9645 #define JPEG_CONFR1_HDR 0x00000100U
9646 #define JPEG_CONFR1_YSIZE 0xFFFF0000U
9648 /******************** Bit definition for CONFR2 register *******************/
9649 #define JPEG_CONFR2_NMCU 0x03FFFFFFU
9651 /******************** Bit definition for CONFR3 register *******************/
9652 #define JPEG_CONFR3_NRST 0x0000FFFFU
9653 #define JPEG_CONFR3_XSIZE 0xFFFF0000U
9655 /******************** Bit definition for CONFR4 register *******************/
9656 #define JPEG_CONFR4_HD 0x00000001U
9657 #define JPEG_CONFR4_HA 0x00000002U
9658 #define JPEG_CONFR4_QT 0x0000000CU
9659 #define JPEG_CONFR4_QT_0 0x00000004U
9660 #define JPEG_CONFR4_QT_1 0x00000008U
9661 #define JPEG_CONFR4_NB 0x000000F0U
9662 #define JPEG_CONFR4_NB_0 0x00000010U
9663 #define JPEG_CONFR4_NB_1 0x00000020U
9664 #define JPEG_CONFR4_NB_2 0x00000040U
9665 #define JPEG_CONFR4_NB_3 0x00000080U
9666 #define JPEG_CONFR4_VSF 0x00000F00U
9667 #define JPEG_CONFR4_VSF_0 0x00000100U
9668 #define JPEG_CONFR4_VSF_1 0x00000200U
9669 #define JPEG_CONFR4_VSF_2 0x00000400U
9670 #define JPEG_CONFR4_VSF_3 0x00000800U
9671 #define JPEG_CONFR4_HSF 0x0000F000U
9672 #define JPEG_CONFR4_HSF_0 0x00001000U
9673 #define JPEG_CONFR4_HSF_1 0x00002000U
9674 #define JPEG_CONFR4_HSF_2 0x00004000U
9675 #define JPEG_CONFR4_HSF_3 0x00008000U
9677 /******************** Bit definition for CONFR5 register *******************/
9678 #define JPEG_CONFR5_HD 0x00000001U
9679 #define JPEG_CONFR5_HA 0x00000002U
9680 #define JPEG_CONFR5_QT 0x0000000CU
9681 #define JPEG_CONFR5_QT_0 0x00000004U
9682 #define JPEG_CONFR5_QT_1 0x00000008U
9683 #define JPEG_CONFR5_NB 0x000000F0U
9684 #define JPEG_CONFR5_NB_0 0x00000010U
9685 #define JPEG_CONFR5_NB_1 0x00000020U
9686 #define JPEG_CONFR5_NB_2 0x00000040U
9687 #define JPEG_CONFR5_NB_3 0x00000080U
9688 #define JPEG_CONFR5_VSF 0x00000F00U
9689 #define JPEG_CONFR5_VSF_0 0x00000100U
9690 #define JPEG_CONFR5_VSF_1 0x00000200U
9691 #define JPEG_CONFR5_VSF_2 0x00000400U
9692 #define JPEG_CONFR5_VSF_3 0x00000800U
9693 #define JPEG_CONFR5_HSF 0x0000F000U
9694 #define JPEG_CONFR5_HSF_0 0x00001000U
9695 #define JPEG_CONFR5_HSF_1 0x00002000U
9696 #define JPEG_CONFR5_HSF_2 0x00004000U
9697 #define JPEG_CONFR5_HSF_3 0x00008000U
9699 /******************** Bit definition for CONFR6 register *******************/
9700 #define JPEG_CONFR6_HD 0x00000001U
9701 #define JPEG_CONFR6_HA 0x00000002U
9702 #define JPEG_CONFR6_QT 0x0000000CU
9703 #define JPEG_CONFR6_QT_0 0x00000004U
9704 #define JPEG_CONFR6_QT_1 0x00000008U
9705 #define JPEG_CONFR6_NB 0x000000F0U
9706 #define JPEG_CONFR6_NB_0 0x00000010U
9707 #define JPEG_CONFR6_NB_1 0x00000020U
9708 #define JPEG_CONFR6_NB_2 0x00000040U
9709 #define JPEG_CONFR6_NB_3 0x00000080U
9710 #define JPEG_CONFR6_VSF 0x00000F00U
9711 #define JPEG_CONFR6_VSF_0 0x00000100U
9712 #define JPEG_CONFR6_VSF_1 0x00000200U
9713 #define JPEG_CONFR6_VSF_2 0x00000400U
9714 #define JPEG_CONFR6_VSF_3 0x00000800U
9715 #define JPEG_CONFR6_HSF 0x0000F000U
9716 #define JPEG_CONFR6_HSF_0 0x00001000U
9717 #define JPEG_CONFR6_HSF_1 0x00002000U
9718 #define JPEG_CONFR6_HSF_2 0x00004000U
9719 #define JPEG_CONFR6_HSF_3 0x00008000U
9721 /******************** Bit definition for CONFR7 register *******************/
9722 #define JPEG_CONFR7_HD 0x00000001U
9723 #define JPEG_CONFR7_HA 0x00000002U
9724 #define JPEG_CONFR7_QT 0x0000000CU
9725 #define JPEG_CONFR7_QT_0 0x00000004U
9726 #define JPEG_CONFR7_QT_1 0x00000008U
9727 #define JPEG_CONFR7_NB 0x000000F0U
9728 #define JPEG_CONFR7_NB_0 0x00000010U
9729 #define JPEG_CONFR7_NB_1 0x00000020U
9730 #define JPEG_CONFR7_NB_2 0x00000040U
9731 #define JPEG_CONFR7_NB_3 0x00000080U
9732 #define JPEG_CONFR7_VSF 0x00000F00U
9733 #define JPEG_CONFR7_VSF_0 0x00000100U
9734 #define JPEG_CONFR7_VSF_1 0x00000200U
9735 #define JPEG_CONFR7_VSF_2 0x00000400U
9736 #define JPEG_CONFR7_VSF_3 0x00000800U
9737 #define JPEG_CONFR7_HSF 0x0000F000U
9738 #define JPEG_CONFR7_HSF_0 0x00001000U
9739 #define JPEG_CONFR7_HSF_1 0x00002000U
9740 #define JPEG_CONFR7_HSF_2 0x00004000U
9741 #define JPEG_CONFR7_HSF_3 0x00008000U
9743 /******************** Bit definition for CR register *******************/
9744 #define JPEG_CR_JCEN 0x00000001U
9745 #define JPEG_CR_IFTIE 0x00000002U
9746 #define JPEG_CR_IFNFIE 0x00000004U
9747 #define JPEG_CR_OFTIE 0x00000008U
9748 #define JPEG_CR_OFNEIE 0x00000010U
9749 #define JPEG_CR_EOCIE 0x00000020U
9750 #define JPEG_CR_HPDIE 0x00000040U
9751 #define JPEG_CR_IDMAEN 0x00000800U
9752 #define JPEG_CR_ODMAEN 0x00001000U
9753 #define JPEG_CR_IFF 0x00002000U
9754 #define JPEG_CR_OFF 0x00004000U
9756 /******************** Bit definition for SR register *******************/
9757 #define JPEG_SR_IFTF 0x00000002U
9758 #define JPEG_SR_IFNFF 0x00000004U
9759 #define JPEG_SR_OFTF 0x00000008U
9760 #define JPEG_SR_OFNEF 0x000000010U
9761 #define JPEG_SR_EOCF 0x000000020U
9762 #define JPEG_SR_HPDF 0x000000040U
9763 #define JPEG_SR_COF 0x000000080U
9765 /******************** Bit definition for CFR register *******************/
9766 #define JPEG_CFR_CEOCF 0x00000020U
9767 #define JPEG_CFR_CHPDF 0x00000040U
9769 /******************** Bit definition for DIR register ********************/
9770 #define JPEG_DIR_DATAIN 0xFFFFFFFFU
9772 /******************** Bit definition for DOR register ********************/
9773 #define JPEG_DOR_DATAOUT 0xFFFFFFFFU
9775 /******************************************************************************/
9776 /* */
9777 /* MDIOS */
9778 /* */
9779 /******************************************************************************/
9780 /******************** Bit definition for MDIOS_CR register *******************/
9781 #define MDIOS_CR_EN 0x00000001U
9782 #define MDIOS_CR_WRIE 0x00000002U
9783 #define MDIOS_CR_RDIE 0x00000004U
9784 #define MDIOS_CR_EIE 0x00000008U
9785 #define MDIOS_CR_DPC 0x00000080U
9786 #define MDIOS_CR_PORT_ADDRESS 0x00001F00U
9787 #define MDIOS_CR_PORT_ADDRESS_0 0x00000100U
9788 #define MDIOS_CR_PORT_ADDRESS_1 0x00000200U
9789 #define MDIOS_CR_PORT_ADDRESS_2 0x00000400U
9790 #define MDIOS_CR_PORT_ADDRESS_3 0x00000800U
9791 #define MDIOS_CR_PORT_ADDRESS_4 0x00001000U
9793 /******************** Bit definition for MDIOS_WRFR register *******************/
9794 #define MDIOS_WRFR_WRF 0xFFFFFFFFU
9796 /******************** Bit definition for MDIOS_CWRFR register *******************/
9797 #define MDIOS_CWRFR_CWRF 0xFFFFFFFFU
9799 /******************** Bit definition for MDIOS_RDFR register *******************/
9800 #define MDIOS_RDFR_RDF 0xFFFFFFFFU
9802 /******************** Bit definition for MDIOS_CRDFR register *******************/
9803 #define MDIOS_CRDFR_CRDF 0xFFFFFFFFU
9805 /******************** Bit definition for MDIOS_SR register *******************/
9806 #define MDIOS_SR_PERF 0x00000001U
9807 #define MDIOS_SR_SERF 0x00000002U
9808 #define MDIOS_SR_TERF 0x00000004U
9810 /******************** Bit definition for MDIOS_CLRFR register *******************/
9811 #define MDIOS_CLRFR_CPERF 0x00000001U
9812 #define MDIOS_CLRFR_CSERF 0x00000002U
9813 #define MDIOS_CLRFR_CTERF 0x00000004U
9815 /******************************************************************************/
9816 /* */
9817 /* Display Serial Interface (DSI) */
9818 /* */
9819 /******************************************************************************/
9820 /******************* Bit definition for DSI_VR register *****************/
9821 #define DSI_VR 0x3133302AU
9823 /******************* Bit definition for DSI_CR register *****************/
9824 #define DSI_CR_EN 0x00000001U
9826 /******************* Bit definition for DSI_CCR register ****************/
9827 #define DSI_CCR_TXECKDIV 0x000000FFU
9828 #define DSI_CCR_TXECKDIV0 0x00000001U
9829 #define DSI_CCR_TXECKDIV1 0x00000002U
9830 #define DSI_CCR_TXECKDIV2 0x00000004U
9831 #define DSI_CCR_TXECKDIV3 0x00000008U
9832 #define DSI_CCR_TXECKDIV4 0x00000010U
9833 #define DSI_CCR_TXECKDIV5 0x00000020U
9834 #define DSI_CCR_TXECKDIV6 0x00000040U
9835 #define DSI_CCR_TXECKDIV7 0x00000080U
9836 
9837 #define DSI_CCR_TOCKDIV 0x0000FF00U
9838 #define DSI_CCR_TOCKDIV0 0x00000100U
9839 #define DSI_CCR_TOCKDIV1 0x00000200U
9840 #define DSI_CCR_TOCKDIV2 0x00000400U
9841 #define DSI_CCR_TOCKDIV3 0x00000800U
9842 #define DSI_CCR_TOCKDIV4 0x00001000U
9843 #define DSI_CCR_TOCKDIV5 0x00002000U
9844 #define DSI_CCR_TOCKDIV6 0x00004000U
9845 #define DSI_CCR_TOCKDIV7 0x00008000U
9846 
9847 /******************* Bit definition for DSI_LVCIDR register *************/
9848 #define DSI_LVCIDR_VCID 0x00000003U
9849 #define DSI_LVCIDR_VCID0 0x00000001U
9850 #define DSI_LVCIDR_VCID1 0x00000002U
9851 
9852 /******************* Bit definition for DSI_LCOLCR register *************/
9853 #define DSI_LCOLCR_COLC 0x0000000FU
9854 #define DSI_LCOLCR_COLC0 0x00000001U
9855 #define DSI_LCOLCR_COLC1 0x00000020U
9856 #define DSI_LCOLCR_COLC2 0x00000040U
9857 #define DSI_LCOLCR_COLC3 0x00000080U
9858 
9859 #define DSI_LCOLCR_LPE 0x00000100U
9861 /******************* Bit definition for DSI_LPCR register ***************/
9862 #define DSI_LPCR_DEP 0x00000001U
9863 #define DSI_LPCR_VSP 0x00000002U
9864 #define DSI_LPCR_HSP 0x00000004U
9866 /******************* Bit definition for DSI_LPMCR register **************/
9867 #define DSI_LPMCR_VLPSIZE 0x000000FFU
9868 #define DSI_LPMCR_VLPSIZE0 0x00000001U
9869 #define DSI_LPMCR_VLPSIZE1 0x00000002U
9870 #define DSI_LPMCR_VLPSIZE2 0x00000004U
9871 #define DSI_LPMCR_VLPSIZE3 0x00000008U
9872 #define DSI_LPMCR_VLPSIZE4 0x00000010U
9873 #define DSI_LPMCR_VLPSIZE5 0x00000020U
9874 #define DSI_LPMCR_VLPSIZE6 0x00000040U
9875 #define DSI_LPMCR_VLPSIZE7 0x00000080U
9876 
9877 #define DSI_LPMCR_LPSIZE 0x00FF0000U
9878 #define DSI_LPMCR_LPSIZE0 0x00010000U
9879 #define DSI_LPMCR_LPSIZE1 0x00020000U
9880 #define DSI_LPMCR_LPSIZE2 0x00040000U
9881 #define DSI_LPMCR_LPSIZE3 0x00080000U
9882 #define DSI_LPMCR_LPSIZE4 0x00100000U
9883 #define DSI_LPMCR_LPSIZE5 0x00200000U
9884 #define DSI_LPMCR_LPSIZE6 0x00400000U
9885 #define DSI_LPMCR_LPSIZE7 0x00800000U
9886 
9887 /******************* Bit definition for DSI_PCR register ****************/
9888 #define DSI_PCR_ETTXE 0x00000001U
9889 #define DSI_PCR_ETRXE 0x00000002U
9890 #define DSI_PCR_BTAE 0x00000004U
9891 #define DSI_PCR_ECCRXE 0x00000008U
9892 #define DSI_PCR_CRCRXE 0x00000010U
9894 /******************* Bit definition for DSI_GVCIDR register *************/
9895 #define DSI_GVCIDR_VCID 0x00000003U
9896 #define DSI_GVCIDR_VCID0 0x00000001U
9897 #define DSI_GVCIDR_VCID1 0x00000002U
9898 
9899 /******************* Bit definition for DSI_MCR register ****************/
9900 #define DSI_MCR_CMDM 0x00000001U
9902 /******************* Bit definition for DSI_VMCR register ***************/
9903 #define DSI_VMCR_VMT 0x00000003U
9904 #define DSI_VMCR_VMT0 0x00000001U
9905 #define DSI_VMCR_VMT1 0x00000002U
9906 
9907 #define DSI_VMCR_LPVSAE 0x00000100U
9908 #define DSI_VMCR_LPVBPE 0x00000200U
9909 #define DSI_VMCR_LPVFPE 0x00000400U
9910 #define DSI_VMCR_LPVAE 0x00000800U
9911 #define DSI_VMCR_LPHBPE 0x00001000U
9912 #define DSI_VMCR_LPHFPE 0x00002000U
9913 #define DSI_VMCR_FBTAAE 0x00004000U
9914 #define DSI_VMCR_LPCE 0x00008000U
9915 #define DSI_VMCR_PGE 0x00010000U
9916 #define DSI_VMCR_PGM 0x00100000U
9917 #define DSI_VMCR_PGO 0x01000000U
9919 /******************* Bit definition for DSI_VPCR register ***************/
9920 #define DSI_VPCR_VPSIZE 0x00003FFFU
9921 #define DSI_VPCR_VPSIZE0 0x00000001U
9922 #define DSI_VPCR_VPSIZE1 0x00000002U
9923 #define DSI_VPCR_VPSIZE2 0x00000004U
9924 #define DSI_VPCR_VPSIZE3 0x00000008U
9925 #define DSI_VPCR_VPSIZE4 0x00000010U
9926 #define DSI_VPCR_VPSIZE5 0x00000020U
9927 #define DSI_VPCR_VPSIZE6 0x00000040U
9928 #define DSI_VPCR_VPSIZE7 0x00000080U
9929 #define DSI_VPCR_VPSIZE8 0x00000100U
9930 #define DSI_VPCR_VPSIZE9 0x00000200U
9931 #define DSI_VPCR_VPSIZE10 0x00000400U
9932 #define DSI_VPCR_VPSIZE11 0x00000800U
9933 #define DSI_VPCR_VPSIZE12 0x00001000U
9934 #define DSI_VPCR_VPSIZE13 0x00002000U
9935 
9936 /******************* Bit definition for DSI_VCCR register ***************/
9937 #define DSI_VCCR_NUMC 0x00001FFFU
9938 #define DSI_VCCR_NUMC0 0x00000001U
9939 #define DSI_VCCR_NUMC1 0x00000002U
9940 #define DSI_VCCR_NUMC2 0x00000004U
9941 #define DSI_VCCR_NUMC3 0x00000008U
9942 #define DSI_VCCR_NUMC4 0x00000010U
9943 #define DSI_VCCR_NUMC5 0x00000020U
9944 #define DSI_VCCR_NUMC6 0x00000040U
9945 #define DSI_VCCR_NUMC7 0x00000080U
9946 #define DSI_VCCR_NUMC8 0x00000100U
9947 #define DSI_VCCR_NUMC9 0x00000200U
9948 #define DSI_VCCR_NUMC10 0x00000400U
9949 #define DSI_VCCR_NUMC11 0x00000800U
9950 #define DSI_VCCR_NUMC12 0x00001000U
9951 
9952 /******************* Bit definition for DSI_VNPCR register **************/
9953 #define DSI_VNPCR_NPSIZE 0x00001FFFU
9954 #define DSI_VNPCR_NPSIZE0 0x00000001U
9955 #define DSI_VNPCR_NPSIZE1 0x00000002U
9956 #define DSI_VNPCR_NPSIZE2 0x00000004U
9957 #define DSI_VNPCR_NPSIZE3 0x00000008U
9958 #define DSI_VNPCR_NPSIZE4 0x00000010U
9959 #define DSI_VNPCR_NPSIZE5 0x00000020U
9960 #define DSI_VNPCR_NPSIZE6 0x00000040U
9961 #define DSI_VNPCR_NPSIZE7 0x00000080U
9962 #define DSI_VNPCR_NPSIZE8 0x00000100U
9963 #define DSI_VNPCR_NPSIZE9 0x00000200U
9964 #define DSI_VNPCR_NPSIZE10 0x00000400U
9965 #define DSI_VNPCR_NPSIZE11 0x00000800U
9966 #define DSI_VNPCR_NPSIZE12 0x00001000U
9967 
9968 /******************* Bit definition for DSI_VHSACR register *************/
9969 #define DSI_VHSACR_HSA 0x00000FFFU
9970 #define DSI_VHSACR_HSA0 0x00000001U
9971 #define DSI_VHSACR_HSA1 0x00000002U
9972 #define DSI_VHSACR_HSA2 0x00000004U
9973 #define DSI_VHSACR_HSA3 0x00000008U
9974 #define DSI_VHSACR_HSA4 0x00000010U
9975 #define DSI_VHSACR_HSA5 0x00000020U
9976 #define DSI_VHSACR_HSA6 0x00000040U
9977 #define DSI_VHSACR_HSA7 0x00000080U
9978 #define DSI_VHSACR_HSA8 0x00000100U
9979 #define DSI_VHSACR_HSA9 0x00000200U
9980 #define DSI_VHSACR_HSA10 0x00000400U
9981 #define DSI_VHSACR_HSA11 0x00000800U
9982 
9983 /******************* Bit definition for DSI_VHBPCR register *************/
9984 #define DSI_VHBPCR_HBP 0x00000FFFU
9985 #define DSI_VHBPCR_HBP0 0x00000001U
9986 #define DSI_VHBPCR_HBP1 0x00000002U
9987 #define DSI_VHBPCR_HBP2 0x00000004U
9988 #define DSI_VHBPCR_HBP3 0x00000008U
9989 #define DSI_VHBPCR_HBP4 0x00000010U
9990 #define DSI_VHBPCR_HBP5 0x00000020U
9991 #define DSI_VHBPCR_HBP6 0x00000040U
9992 #define DSI_VHBPCR_HBP7 0x00000080U
9993 #define DSI_VHBPCR_HBP8 0x00000100U
9994 #define DSI_VHBPCR_HBP9 0x00000200U
9995 #define DSI_VHBPCR_HBP10 0x00000400U
9996 #define DSI_VHBPCR_HBP11 0x00000800U
9997 
9998 /******************* Bit definition for DSI_VLCR register ***************/
9999 #define DSI_VLCR_HLINE 0x00007FFFU
10000 #define DSI_VLCR_HLINE0 0x00000001U
10001 #define DSI_VLCR_HLINE1 0x00000002U
10002 #define DSI_VLCR_HLINE2 0x00000004U
10003 #define DSI_VLCR_HLINE3 0x00000008U
10004 #define DSI_VLCR_HLINE4 0x00000010U
10005 #define DSI_VLCR_HLINE5 0x00000020U
10006 #define DSI_VLCR_HLINE6 0x00000040U
10007 #define DSI_VLCR_HLINE7 0x00000080U
10008 #define DSI_VLCR_HLINE8 0x00000100U
10009 #define DSI_VLCR_HLINE9 0x00000200U
10010 #define DSI_VLCR_HLINE10 0x00000400U
10011 #define DSI_VLCR_HLINE11 0x00000800U
10012 #define DSI_VLCR_HLINE12 0x00001000U
10013 #define DSI_VLCR_HLINE13 0x00002000U
10014 #define DSI_VLCR_HLINE14 0x00004000U
10015 
10016 /******************* Bit definition for DSI_VVSACR register *************/
10017 #define DSI_VVSACR_VSA 0x000003FFU
10018 #define DSI_VVSACR_VSA0 0x00000001U
10019 #define DSI_VVSACR_VSA1 0x00000002U
10020 #define DSI_VVSACR_VSA2 0x00000004U
10021 #define DSI_VVSACR_VSA3 0x00000008U
10022 #define DSI_VVSACR_VSA4 0x00000010U
10023 #define DSI_VVSACR_VSA5 0x00000020U
10024 #define DSI_VVSACR_VSA6 0x00000040U
10025 #define DSI_VVSACR_VSA7 0x00000080U
10026 #define DSI_VVSACR_VSA8 0x00000100U
10027 #define DSI_VVSACR_VSA9 0x00000200U
10028 
10029 /******************* Bit definition for DSI_VVBPCR register *************/
10030 #define DSI_VVBPCR_VBP 0x000003FFU
10031 #define DSI_VVBPCR_VBP0 0x00000001U
10032 #define DSI_VVBPCR_VBP1 0x00000002U
10033 #define DSI_VVBPCR_VBP2 0x00000004U
10034 #define DSI_VVBPCR_VBP3 0x00000008U
10035 #define DSI_VVBPCR_VBP4 0x00000010U
10036 #define DSI_VVBPCR_VBP5 0x00000020U
10037 #define DSI_VVBPCR_VBP6 0x00000040U
10038 #define DSI_VVBPCR_VBP7 0x00000080U
10039 #define DSI_VVBPCR_VBP8 0x00000100U
10040 #define DSI_VVBPCR_VBP9 0x00000200U
10041 
10042 /******************* Bit definition for DSI_VVFPCR register *************/
10043 #define DSI_VVFPCR_VFP 0x000003FFU
10044 #define DSI_VVFPCR_VFP0 0x00000001U
10045 #define DSI_VVFPCR_VFP1 0x00000002U
10046 #define DSI_VVFPCR_VFP2 0x00000004U
10047 #define DSI_VVFPCR_VFP3 0x00000008U
10048 #define DSI_VVFPCR_VFP4 0x00000010U
10049 #define DSI_VVFPCR_VFP5 0x00000020U
10050 #define DSI_VVFPCR_VFP6 0x00000040U
10051 #define DSI_VVFPCR_VFP7 0x00000080U
10052 #define DSI_VVFPCR_VFP8 0x00000100U
10053 #define DSI_VVFPCR_VFP9 0x00000200U
10054 
10055 /******************* Bit definition for DSI_VVACR register **************/
10056 #define DSI_VVACR_VA 0x00003FFFU
10057 #define DSI_VVACR_VA0 0x00000001U
10058 #define DSI_VVACR_VA1 0x00000002U
10059 #define DSI_VVACR_VA2 0x00000004U
10060 #define DSI_VVACR_VA3 0x00000008U
10061 #define DSI_VVACR_VA4 0x00000010U
10062 #define DSI_VVACR_VA5 0x00000020U
10063 #define DSI_VVACR_VA6 0x00000040U
10064 #define DSI_VVACR_VA7 0x00000080U
10065 #define DSI_VVACR_VA8 0x00000100U
10066 #define DSI_VVACR_VA9 0x00000200U
10067 #define DSI_VVACR_VA10 0x00000400U
10068 #define DSI_VVACR_VA11 0x00000800U
10069 #define DSI_VVACR_VA12 0x00001000U
10070 #define DSI_VVACR_VA13 0x00002000U
10071 
10072 /******************* Bit definition for DSI_LCCR register ***************/
10073 #define DSI_LCCR_CMDSIZE 0x0000FFFFU
10074 #define DSI_LCCR_CMDSIZE0 0x00000001U
10075 #define DSI_LCCR_CMDSIZE1 0x00000002U
10076 #define DSI_LCCR_CMDSIZE2 0x00000004U
10077 #define DSI_LCCR_CMDSIZE3 0x00000008U
10078 #define DSI_LCCR_CMDSIZE4 0x00000010U
10079 #define DSI_LCCR_CMDSIZE5 0x00000020U
10080 #define DSI_LCCR_CMDSIZE6 0x00000040U
10081 #define DSI_LCCR_CMDSIZE7 0x00000080U
10082 #define DSI_LCCR_CMDSIZE8 0x00000100U
10083 #define DSI_LCCR_CMDSIZE9 0x00000200U
10084 #define DSI_LCCR_CMDSIZE10 0x00000400U
10085 #define DSI_LCCR_CMDSIZE11 0x00000800U
10086 #define DSI_LCCR_CMDSIZE12 0x00001000U
10087 #define DSI_LCCR_CMDSIZE13 0x00002000U
10088 #define DSI_LCCR_CMDSIZE14 0x00004000U
10089 #define DSI_LCCR_CMDSIZE15 0x00008000U
10090 
10091 /******************* Bit definition for DSI_CMCR register ***************/
10092 #define DSI_CMCR_TEARE 0x00000001U
10093 #define DSI_CMCR_ARE 0x00000002U
10094 #define DSI_CMCR_GSW0TX 0x00000100U
10095 #define DSI_CMCR_GSW1TX 0x00000200U
10096 #define DSI_CMCR_GSW2TX 0x00000400U
10097 #define DSI_CMCR_GSR0TX 0x00000800U
10098 #define DSI_CMCR_GSR1TX 0x00001000U
10099 #define DSI_CMCR_GSR2TX 0x00002000U
10100 #define DSI_CMCR_GLWTX 0x00004000U
10101 #define DSI_CMCR_DSW0TX 0x00010000U
10102 #define DSI_CMCR_DSW1TX 0x00020000U
10103 #define DSI_CMCR_DSR0TX 0x00040000U
10104 #define DSI_CMCR_DLWTX 0x00080000U
10105 #define DSI_CMCR_MRDPS 0x01000000U
10107 /******************* Bit definition for DSI_GHCR register ***************/
10108 #define DSI_GHCR_DT 0x0000003FU
10109 #define DSI_GHCR_DT0 0x00000001U
10110 #define DSI_GHCR_DT1 0x00000002U
10111 #define DSI_GHCR_DT2 0x00000004U
10112 #define DSI_GHCR_DT3 0x00000008U
10113 #define DSI_GHCR_DT4 0x00000010U
10114 #define DSI_GHCR_DT5 0x00000020U
10115 
10116 #define DSI_GHCR_VCID 0x000000C0U
10117 #define DSI_GHCR_VCID0 0x00000040U
10118 #define DSI_GHCR_VCID1 0x00000080U
10119 
10120 #define DSI_GHCR_WCLSB 0x0000FF00U
10121 #define DSI_GHCR_WCLSB0 0x00000100U
10122 #define DSI_GHCR_WCLSB1 0x00000200U
10123 #define DSI_GHCR_WCLSB2 0x00000400U
10124 #define DSI_GHCR_WCLSB3 0x00000800U
10125 #define DSI_GHCR_WCLSB4 0x00001000U
10126 #define DSI_GHCR_WCLSB5 0x00002000U
10127 #define DSI_GHCR_WCLSB6 0x00004000U
10128 #define DSI_GHCR_WCLSB7 0x00008000U
10129 
10130 #define DSI_GHCR_WCMSB 0x00FF0000U
10131 #define DSI_GHCR_WCMSB0 0x00010000U
10132 #define DSI_GHCR_WCMSB1 0x00020000U
10133 #define DSI_GHCR_WCMSB2 0x00040000U
10134 #define DSI_GHCR_WCMSB3 0x00080000U
10135 #define DSI_GHCR_WCMSB4 0x00100000U
10136 #define DSI_GHCR_WCMSB5 0x00200000U
10137 #define DSI_GHCR_WCMSB6 0x00400000U
10138 #define DSI_GHCR_WCMSB7 0x00800000U
10139 
10140 /******************* Bit definition for DSI_GPDR register ***************/
10141 #define DSI_GPDR_DATA1 0x000000FFU
10142 #define DSI_GPDR_DATA1_0 0x00000001U
10143 #define DSI_GPDR_DATA1_1 0x00000002U
10144 #define DSI_GPDR_DATA1_2 0x00000004U
10145 #define DSI_GPDR_DATA1_3 0x00000008U
10146 #define DSI_GPDR_DATA1_4 0x00000010U
10147 #define DSI_GPDR_DATA1_5 0x00000020U
10148 #define DSI_GPDR_DATA1_6 0x00000040U
10149 #define DSI_GPDR_DATA1_7 0x00000080U
10150 
10151 #define DSI_GPDR_DATA2 0x0000FF00U
10152 #define DSI_GPDR_DATA2_0 0x00000100U
10153 #define DSI_GPDR_DATA2_1 0x00000200U
10154 #define DSI_GPDR_DATA2_2 0x00000400U
10155 #define DSI_GPDR_DATA2_3 0x00000800U
10156 #define DSI_GPDR_DATA2_4 0x00001000U
10157 #define DSI_GPDR_DATA2_5 0x00002000U
10158 #define DSI_GPDR_DATA2_6 0x00004000U
10159 #define DSI_GPDR_DATA2_7 0x00008000U
10160 
10161 #define DSI_GPDR_DATA3 0x00FF0000U
10162 #define DSI_GPDR_DATA3_0 0x00010000U
10163 #define DSI_GPDR_DATA3_1 0x00020000U
10164 #define DSI_GPDR_DATA3_2 0x00040000U
10165 #define DSI_GPDR_DATA3_3 0x00080000U
10166 #define DSI_GPDR_DATA3_4 0x00100000U
10167 #define DSI_GPDR_DATA3_5 0x00200000U
10168 #define DSI_GPDR_DATA3_6 0x00400000U
10169 #define DSI_GPDR_DATA3_7 0x00800000U
10170 
10171 #define DSI_GPDR_DATA4 0xFF000000U
10172 #define DSI_GPDR_DATA4_0 0x01000000U
10173 #define DSI_GPDR_DATA4_1 0x02000000U
10174 #define DSI_GPDR_DATA4_2 0x04000000U
10175 #define DSI_GPDR_DATA4_3 0x08000000U
10176 #define DSI_GPDR_DATA4_4 0x10000000U
10177 #define DSI_GPDR_DATA4_5 0x20000000U
10178 #define DSI_GPDR_DATA4_6 0x40000000U
10179 #define DSI_GPDR_DATA4_7 0x80000000U
10180 
10181 /******************* Bit definition for DSI_GPSR register ***************/
10182 #define DSI_GPSR_CMDFE 0x00000001U
10183 #define DSI_GPSR_CMDFF 0x00000002U
10184 #define DSI_GPSR_PWRFE 0x00000004U
10185 #define DSI_GPSR_PWRFF 0x00000008U
10186 #define DSI_GPSR_PRDFE 0x00000010U
10187 #define DSI_GPSR_PRDFF 0x00000020U
10188 #define DSI_GPSR_RCB 0x00000040U
10190 /******************* Bit definition for DSI_TCCR0register **************/
10191 #define DSI_TCCR0_LPRX_TOCNT 0x0000FFFFU
10192 #define DSI_TCCR0_LPRX_TOCNT0 0x00000001U
10193 #define DSI_TCCR0_LPRX_TOCNT1 0x00000002U
10194 #define DSI_TCCR0_LPRX_TOCNT2 0x00000004U
10195 #define DSI_TCCR0_LPRX_TOCNT3 0x00000008U
10196 #define DSI_TCCR0_LPRX_TOCNT4 0x00000010U
10197 #define DSI_TCCR0_LPRX_TOCNT5 0x00000020U
10198 #define DSI_TCCR0_LPRX_TOCNT6 0x00000040U
10199 #define DSI_TCCR0_LPRX_TOCNT7 0x00000080U
10200 #define DSI_TCCR0_LPRX_TOCNT8 0x00000100U
10201 #define DSI_TCCR0_LPRX_TOCNT9 0x00000200U
10202 #define DSI_TCCR0_LPRX_TOCNT10 0x00000400U
10203 #define DSI_TCCR0_LPRX_TOCNT11 0x00000800U
10204 #define DSI_TCCR0_LPRX_TOCNT12 0x00001000U
10205 #define DSI_TCCR0_LPRX_TOCNT13 0x00002000U
10206 #define DSI_TCCR0_LPRX_TOCNT14 0x00004000U
10207 #define DSI_TCCR0_LPRX_TOCNT15 0x00008000U
10208 
10209 #define DSI_TCCR0_HSTX_TOCNT 0xFFFF0000U
10210 #define DSI_TCCR0_HSTX_TOCNT0 0x00010000U
10211 #define DSI_TCCR0_HSTX_TOCNT1 0x00020000U
10212 #define DSI_TCCR0_HSTX_TOCNT2 0x00040000U
10213 #define DSI_TCCR0_HSTX_TOCNT3 0x00080000U
10214 #define DSI_TCCR0_HSTX_TOCNT4 0x00100000U
10215 #define DSI_TCCR0_HSTX_TOCNT5 0x00200000U
10216 #define DSI_TCCR0_HSTX_TOCNT6 0x00400000U
10217 #define DSI_TCCR0_HSTX_TOCNT7 0x00800000U
10218 #define DSI_TCCR0_HSTX_TOCNT8 0x01000000U
10219 #define DSI_TCCR0_HSTX_TOCNT9 0x02000000U
10220 #define DSI_TCCR0_HSTX_TOCNT10 0x04000000U
10221 #define DSI_TCCR0_HSTX_TOCNT11 0x08000000U
10222 #define DSI_TCCR0_HSTX_TOCNT12 0x10000000U
10223 #define DSI_TCCR0_HSTX_TOCNT13 0x20000000U
10224 #define DSI_TCCR0_HSTX_TOCNT14 0x40000000U
10225 #define DSI_TCCR0_HSTX_TOCNT15 0x80000000U
10226 
10227 /******************* Bit definition for DSI_TCCR1register **************/
10228 #define DSI_TCCR1_HSRD_TOCNT 0x0000FFFFU
10229 #define DSI_TCCR1_HSRD_TOCNT0 0x00000001U
10230 #define DSI_TCCR1_HSRD_TOCNT1 0x00000002U
10231 #define DSI_TCCR1_HSRD_TOCNT2 0x00000004U
10232 #define DSI_TCCR1_HSRD_TOCNT3 0x00000008U
10233 #define DSI_TCCR1_HSRD_TOCNT4 0x00000010U
10234 #define DSI_TCCR1_HSRD_TOCNT5 0x00000020U
10235 #define DSI_TCCR1_HSRD_TOCNT6 0x00000040U
10236 #define DSI_TCCR1_HSRD_TOCNT7 0x00000080U
10237 #define DSI_TCCR1_HSRD_TOCNT8 0x00000100U
10238 #define DSI_TCCR1_HSRD_TOCNT9 0x00000200U
10239 #define DSI_TCCR1_HSRD_TOCNT10 0x00000400U
10240 #define DSI_TCCR1_HSRD_TOCNT11 0x00000800U
10241 #define DSI_TCCR1_HSRD_TOCNT12 0x00001000U
10242 #define DSI_TCCR1_HSRD_TOCNT13 0x00002000U
10243 #define DSI_TCCR1_HSRD_TOCNT14 0x00004000U
10244 #define DSI_TCCR1_HSRD_TOCNT15 0x00008000U
10245 
10246 /******************* Bit definition for DSI_TCCR2 register **************/
10247 #define DSI_TCCR2_LPRD_TOCNT 0x0000FFFFU
10248 #define DSI_TCCR2_LPRD_TOCNT0 0x00000001U
10249 #define DSI_TCCR2_LPRD_TOCNT1 0x00000002U
10250 #define DSI_TCCR2_LPRD_TOCNT2 0x00000004U
10251 #define DSI_TCCR2_LPRD_TOCNT3 0x00000008U
10252 #define DSI_TCCR2_LPRD_TOCNT4 0x00000010U
10253 #define DSI_TCCR2_LPRD_TOCNT5 0x00000020U
10254 #define DSI_TCCR2_LPRD_TOCNT6 0x00000040U
10255 #define DSI_TCCR2_LPRD_TOCNT7 0x00000080U
10256 #define DSI_TCCR2_LPRD_TOCNT8 0x00000100U
10257 #define DSI_TCCR2_LPRD_TOCNT9 0x00000200U
10258 #define DSI_TCCR2_LPRD_TOCNT10 0x00000400U
10259 #define DSI_TCCR2_LPRD_TOCNT11 0x00000800U
10260 #define DSI_TCCR2_LPRD_TOCNT12 0x00001000U
10261 #define DSI_TCCR2_LPRD_TOCNT13 0x00002000U
10262 #define DSI_TCCR2_LPRD_TOCNT14 0x00004000U
10263 #define DSI_TCCR2_LPRD_TOCNT15 0x00008000U
10264 
10265 /******************* Bit definition for DSI_TCCR3 register **************/
10266 #define DSI_TCCR3_HSWR_TOCNT 0x0000FFFFU
10267 #define DSI_TCCR3_HSWR_TOCNT0 0x00000001U
10268 #define DSI_TCCR3_HSWR_TOCNT1 0x00000002U
10269 #define DSI_TCCR3_HSWR_TOCNT2 0x00000004U
10270 #define DSI_TCCR3_HSWR_TOCNT3 0x00000008U
10271 #define DSI_TCCR3_HSWR_TOCNT4 0x00000010U
10272 #define DSI_TCCR3_HSWR_TOCNT5 0x00000020U
10273 #define DSI_TCCR3_HSWR_TOCNT6 0x00000040U
10274 #define DSI_TCCR3_HSWR_TOCNT7 0x00000080U
10275 #define DSI_TCCR3_HSWR_TOCNT8 0x00000100U
10276 #define DSI_TCCR3_HSWR_TOCNT9 0x00000200U
10277 #define DSI_TCCR3_HSWR_TOCNT10 0x00000400U
10278 #define DSI_TCCR3_HSWR_TOCNT11 0x00000800U
10279 #define DSI_TCCR3_HSWR_TOCNT12 0x00001000U
10280 #define DSI_TCCR3_HSWR_TOCNT13 0x00002000U
10281 #define DSI_TCCR3_HSWR_TOCNT14 0x00004000U
10282 #define DSI_TCCR3_HSWR_TOCNT15 0x00008000U
10283 
10284 #define DSI_TCCR3_PM 0x01000000U
10286 /******************* Bit definition for DSI_TCCR4 register **************/
10287 #define DSI_TCCR4_LPWR_TOCNT 0x0000FFFFU
10288 #define DSI_TCCR4_LPWR_TOCNT0 0x00000001U
10289 #define DSI_TCCR4_LPWR_TOCNT1 0x00000002U
10290 #define DSI_TCCR4_LPWR_TOCNT2 0x00000004U
10291 #define DSI_TCCR4_LPWR_TOCNT3 0x00000008U
10292 #define DSI_TCCR4_LPWR_TOCNT4 0x00000010U
10293 #define DSI_TCCR4_LPWR_TOCNT5 0x00000020U
10294 #define DSI_TCCR4_LPWR_TOCNT6 0x00000040U
10295 #define DSI_TCCR4_LPWR_TOCNT7 0x00000080U
10296 #define DSI_TCCR4_LPWR_TOCNT8 0x00000100U
10297 #define DSI_TCCR4_LPWR_TOCNT9 0x00000200U
10298 #define DSI_TCCR4_LPWR_TOCNT10 0x00000400U
10299 #define DSI_TCCR4_LPWR_TOCNT11 0x00000800U
10300 #define DSI_TCCR4_LPWR_TOCNT12 0x00001000U
10301 #define DSI_TCCR4_LPWR_TOCNT13 0x00002000U
10302 #define DSI_TCCR4_LPWR_TOCNT14 0x00004000U
10303 #define DSI_TCCR4_LPWR_TOCNT15 0x00008000U
10304 
10305 /******************* Bit definition for DSI_TCCR5register **************/
10306 #define DSI_TCCR5_BTA_TOCNT 0x0000FFFFU
10307 #define DSI_TCCR5_BTA_TOCNT0 0x00000001U
10308 #define DSI_TCCR5_BTA_TOCNT1 0x00000002U
10309 #define DSI_TCCR5_BTA_TOCNT2 0x00000004U
10310 #define DSI_TCCR5_BTA_TOCNT3 0x00000008U
10311 #define DSI_TCCR5_BTA_TOCNT4 0x00000010U
10312 #define DSI_TCCR5_BTA_TOCNT5 0x00000020U
10313 #define DSI_TCCR5_BTA_TOCNT6 0x00000040U
10314 #define DSI_TCCR5_BTA_TOCNT7 0x00000080U
10315 #define DSI_TCCR5_BTA_TOCNT8 0x00000100U
10316 #define DSI_TCCR5_BTA_TOCNT9 0x00000200U
10317 #define DSI_TCCR5_BTA_TOCNT10 0x00000400U
10318 #define DSI_TCCR5_BTA_TOCNT11 0x00000800U
10319 #define DSI_TCCR5_BTA_TOCNT12 0x00001000U
10320 #define DSI_TCCR5_BTA_TOCNT13 0x00002000U
10321 #define DSI_TCCR5_BTA_TOCNT14 0x00004000U
10322 #define DSI_TCCR5_BTA_TOCNT15 0x00008000U
10323 
10324 /******************* Bit definition for DSI_TDCR register ***************/
10325 #define DSI_TDCR_3DM 0x00000003U
10326 #define DSI_TDCR_3DM0 0x00000001U
10327 #define DSI_TDCR_3DM1 0x00000002U
10328 
10329 #define DSI_TDCR_3DF 0x0000000CU
10330 #define DSI_TDCR_3DF0 0x00000004U
10331 #define DSI_TDCR_3DF1 0x00000008U
10332 
10333 #define DSI_TDCR_SVS 0x00000010U
10334 #define DSI_TDCR_RF 0x00000020U
10335 #define DSI_TDCR_S3DC 0x00010000U
10337 /******************* Bit definition for DSI_CLCR register ***************/
10338 #define DSI_CLCR_DPCC 0x00000001U
10339 #define DSI_CLCR_ACR 0x00000002U
10341 /******************* Bit definition for DSI_CLTCR register **************/
10342 #define DSI_CLTCR_LP2HS_TIME 0x000003FFU
10343 #define DSI_CLTCR_LP2HS_TIME0 0x00000001U
10344 #define DSI_CLTCR_LP2HS_TIME1 0x00000002U
10345 #define DSI_CLTCR_LP2HS_TIME2 0x00000004U
10346 #define DSI_CLTCR_LP2HS_TIME3 0x00000008U
10347 #define DSI_CLTCR_LP2HS_TIME4 0x00000010U
10348 #define DSI_CLTCR_LP2HS_TIME5 0x00000020U
10349 #define DSI_CLTCR_LP2HS_TIME6 0x00000040U
10350 #define DSI_CLTCR_LP2HS_TIME7 0x00000080U
10351 #define DSI_CLTCR_LP2HS_TIME8 0x00000100U
10352 #define DSI_CLTCR_LP2HS_TIME9 0x00000200U
10353 
10354 #define DSI_CLTCR_HS2LP_TIME 0x03FF0000U
10355 #define DSI_CLTCR_HS2LP_TIME0 0x00010000U
10356 #define DSI_CLTCR_HS2LP_TIME1 0x00020000U
10357 #define DSI_CLTCR_HS2LP_TIME2 0x00040000U
10358 #define DSI_CLTCR_HS2LP_TIME3 0x00080000U
10359 #define DSI_CLTCR_HS2LP_TIME4 0x00100000U
10360 #define DSI_CLTCR_HS2LP_TIME5 0x00200000U
10361 #define DSI_CLTCR_HS2LP_TIME6 0x00400000U
10362 #define DSI_CLTCR_HS2LP_TIME7 0x00800000U
10363 #define DSI_CLTCR_HS2LP_TIME8 0x01000000U
10364 #define DSI_CLTCR_HS2LP_TIME9 0x02000000U
10365 
10366 /******************* Bit definition for DSI_DLTCR register **************/
10367 #define DSI_DLTCR_MRD_TIME 0x00007FFFU
10368 #define DSI_DLTCR_MRD_TIME0 0x00000001U
10369 #define DSI_DLTCR_MRD_TIME1 0x00000002U
10370 #define DSI_DLTCR_MRD_TIME2 0x00000004U
10371 #define DSI_DLTCR_MRD_TIME3 0x00000008U
10372 #define DSI_DLTCR_MRD_TIME4 0x00000010U
10373 #define DSI_DLTCR_MRD_TIME5 0x00000020U
10374 #define DSI_DLTCR_MRD_TIME6 0x00000040U
10375 #define DSI_DLTCR_MRD_TIME7 0x00000080U
10376 #define DSI_DLTCR_MRD_TIME8 0x00000100U
10377 #define DSI_DLTCR_MRD_TIME9 0x00000200U
10378 #define DSI_DLTCR_MRD_TIME10 0x00000400U
10379 #define DSI_DLTCR_MRD_TIME11 0x00000800U
10380 #define DSI_DLTCR_MRD_TIME12 0x00001000U
10381 #define DSI_DLTCR_MRD_TIME13 0x00002000U
10382 #define DSI_DLTCR_MRD_TIME14 0x00004000U
10383 
10384 #define DSI_DLTCR_LP2HS_TIME 0x00FF0000U
10385 #define DSI_DLTCR_LP2HS_TIME0 0x00010000U
10386 #define DSI_DLTCR_LP2HS_TIME1 0x00020000U
10387 #define DSI_DLTCR_LP2HS_TIME2 0x00040000U
10388 #define DSI_DLTCR_LP2HS_TIME3 0x00080000U
10389 #define DSI_DLTCR_LP2HS_TIME4 0x00100000U
10390 #define DSI_DLTCR_LP2HS_TIME5 0x00200000U
10391 #define DSI_DLTCR_LP2HS_TIME6 0x00400000U
10392 #define DSI_DLTCR_LP2HS_TIME7 0x00800000U
10393 
10394 #define DSI_DLTCR_HS2LP_TIME 0xFF000000U
10395 #define DSI_DLTCR_HS2LP_TIME0 0x01000000U
10396 #define DSI_DLTCR_HS2LP_TIME1 0x02000000U
10397 #define DSI_DLTCR_HS2LP_TIME2 0x04000000U
10398 #define DSI_DLTCR_HS2LP_TIME3 0x08000000U
10399 #define DSI_DLTCR_HS2LP_TIME4 0x10000000U
10400 #define DSI_DLTCR_HS2LP_TIME5 0x20000000U
10401 #define DSI_DLTCR_HS2LP_TIME6 0x40000000U
10402 #define DSI_DLTCR_HS2LP_TIME7 0x80000000U
10403 
10404 /******************* Bit definition for DSI_PCTLRregister **************/
10405 #define DSI_PCTLR_DEN 0x00000002U
10406 #define DSI_PCTLR_CKE 0x00000004U
10408 /******************* Bit definition for DSI_PCONFR register *************/
10409 #define DSI_PCONFR_NL 0x00000003U
10410 #define DSI_PCONFR_NL0 0x00000001U
10411 #define DSI_PCONFR_NL1 0x00000002U
10412 
10413 #define DSI_PCONFR_SW_TIME 0x0000FF00U
10414 #define DSI_PCONFR_SW_TIME0 0x00000100U
10415 #define DSI_PCONFR_SW_TIME1 0x00000200U
10416 #define DSI_PCONFR_SW_TIME2 0x00000400U
10417 #define DSI_PCONFR_SW_TIME3 0x00000800U
10418 #define DSI_PCONFR_SW_TIME4 0x00001000U
10419 #define DSI_PCONFR_SW_TIME5 0x00002000U
10420 #define DSI_PCONFR_SW_TIME6 0x00004000U
10421 #define DSI_PCONFR_SW_TIME7 0x00008000U
10422 
10423 /******************* Bit definition for DSI_PUCR register ***************/
10424 #define DSI_PUCR_URCL 0x00000001U
10425 #define DSI_PUCR_UECL 0x00000002U
10426 #define DSI_PUCR_URDL 0x00000004U
10427 #define DSI_PUCR_UEDL 0x00000008U
10429 /******************* Bit definition for DSI_PTTCRregister **************/
10430 #define DSI_PTTCR_TX_TRIG 0x0000000FU
10431 #define DSI_PTTCR_TX_TRIG0 0x00000001U
10432 #define DSI_PTTCR_TX_TRIG1 0x00000002U
10433 #define DSI_PTTCR_TX_TRIG2 0x00000004U
10434 #define DSI_PTTCR_TX_TRIG3 0x00000008U
10435 
10436 /******************* Bit definition for DSI_PSR register ****************/
10437 #define DSI_PSR_PD 0x00000002U
10438 #define DSI_PSR_PSSC 0x00000004U
10439 #define DSI_PSR_UANC 0x00000008U
10440 #define DSI_PSR_PSS0 0x00000010U
10441 #define DSI_PSR_UAN0 0x00000020U
10442 #define DSI_PSR_RUE0 0x00000040U
10443 #define DSI_PSR_PSS1 0x00000080U
10444 #define DSI_PSR_UAN1 0x00000100U
10446 /******************* Bit definition for DSI_ISR0 register ***************/
10447 #define DSI_ISR0_AE0 0x00000001U
10448 #define DSI_ISR0_AE1 0x00000002U
10449 #define DSI_ISR0_AE2 0x00000004U
10450 #define DSI_ISR0_AE3 0x00000008U
10451 #define DSI_ISR0_AE4 0x00000010U
10452 #define DSI_ISR0_AE5 0x00000020U
10453 #define DSI_ISR0_AE6 0x00000040U
10454 #define DSI_ISR0_AE7 0x00000080U
10455 #define DSI_ISR0_AE8 0x00000100U
10456 #define DSI_ISR0_AE9 0x00000200U
10457 #define DSI_ISR0_AE10 0x00000400U
10458 #define DSI_ISR0_AE11 0x00000800U
10459 #define DSI_ISR0_AE12 0x00001000U
10460 #define DSI_ISR0_AE13 0x00002000U
10461 #define DSI_ISR0_AE14 0x00004000U
10462 #define DSI_ISR0_AE15 0x00008000U
10463 #define DSI_ISR0_PE0 0x00010000U
10464 #define DSI_ISR0_PE1 0x00020000U
10465 #define DSI_ISR0_PE2 0x00040000U
10466 #define DSI_ISR0_PE3 0x00080000U
10467 #define DSI_ISR0_PE4 0x00100000U
10469 /******************* Bit definition for DSI_ISR1 register ***************/
10470 #define DSI_ISR1_TOHSTX 0x00000001U
10471 #define DSI_ISR1_TOLPRX 0x00000002U
10472 #define DSI_ISR1_ECCSE 0x00000004U
10473 #define DSI_ISR1_ECCME 0x00000008U
10474 #define DSI_ISR1_CRCE 0x00000010U
10475 #define DSI_ISR1_PSE 0x00000020U
10476 #define DSI_ISR1_EOTPE 0x00000040U
10477 #define DSI_ISR1_LPWRE 0x00000080U
10478 #define DSI_ISR1_GCWRE 0x00000100U
10479 #define DSI_ISR1_GPWRE 0x00000200U
10480 #define DSI_ISR1_GPTXE 0x00000400U
10481 #define DSI_ISR1_GPRDE 0x00000800U
10482 #define DSI_ISR1_GPRXE 0x00001000U
10484 /******************* Bit definition for DSI_IER0 register ***************/
10485 #define DSI_IER0_AE0IE 0x00000001U
10486 #define DSI_IER0_AE1IE 0x00000002U
10487 #define DSI_IER0_AE2IE 0x00000004U
10488 #define DSI_IER0_AE3IE 0x00000008U
10489 #define DSI_IER0_AE4IE 0x00000010U
10490 #define DSI_IER0_AE5IE 0x00000020U
10491 #define DSI_IER0_AE6IE 0x00000040U
10492 #define DSI_IER0_AE7IE 0x00000080U
10493 #define DSI_IER0_AE8IE 0x00000100U
10494 #define DSI_IER0_AE9IE 0x00000200U
10495 #define DSI_IER0_AE10IE 0x00000400U
10496 #define DSI_IER0_AE11IE 0x00000800U
10497 #define DSI_IER0_AE12IE 0x00001000U
10498 #define DSI_IER0_AE13IE 0x00002000U
10499 #define DSI_IER0_AE14IE 0x00004000U
10500 #define DSI_IER0_AE15IE 0x00008000U
10501 #define DSI_IER0_PE0IE 0x00010000U
10502 #define DSI_IER0_PE1IE 0x00020000U
10503 #define DSI_IER0_PE2IE 0x00040000U
10504 #define DSI_IER0_PE3IE 0x00080000U
10505 #define DSI_IER0_PE4IE 0x00100000U
10507 /******************* Bit definition for DSI_IER1 register ***************/
10508 #define DSI_IER1_TOHSTXIE 0x00000001U
10509 #define DSI_IER1_TOLPRXIE 0x00000002U
10510 #define DSI_IER1_ECCSEIE 0x00000004U
10511 #define DSI_IER1_ECCMEIE 0x00000008U
10512 #define DSI_IER1_CRCEIE 0x00000010U
10513 #define DSI_IER1_PSEIE 0x00000020U
10514 #define DSI_IER1_EOTPEIE 0x00000040U
10515 #define DSI_IER1_LPWREIE 0x00000080U
10516 #define DSI_IER1_GCWREIE 0x00000100U
10517 #define DSI_IER1_GPWREIE 0x00000200U
10518 #define DSI_IER1_GPTXEIE 0x00000400U
10519 #define DSI_IER1_GPRDEIE 0x00000800U
10520 #define DSI_IER1_GPRXEIE 0x00001000U
10522 /******************* Bit definition for DSI_FIR0 register ***************/
10523 #define DSI_FIR0_FAE0 0x00000001U
10524 #define DSI_FIR0_FAE1 0x00000002U
10525 #define DSI_FIR0_FAE2 0x00000004U
10526 #define DSI_FIR0_FAE3 0x00000008U
10527 #define DSI_FIR0_FAE4 0x00000010U
10528 #define DSI_FIR0_FAE5 0x00000020U
10529 #define DSI_FIR0_FAE6 0x00000040U
10530 #define DSI_FIR0_FAE7 0x00000080U
10531 #define DSI_FIR0_FAE8 0x00000100U
10532 #define DSI_FIR0_FAE9 0x00000200U
10533 #define DSI_FIR0_FAE10 0x00000400U
10534 #define DSI_FIR0_FAE11 0x00000800U
10535 #define DSI_FIR0_FAE12 0x00001000U
10536 #define DSI_FIR0_FAE13 0x00002000U
10537 #define DSI_FIR0_FAE14 0x00004000U
10538 #define DSI_FIR0_FAE15 0x00008000U
10539 #define DSI_FIR0_FPE0 0x00010000U
10540 #define DSI_FIR0_FPE1 0x00020000U
10541 #define DSI_FIR0_FPE2 0x00040000U
10542 #define DSI_FIR0_FPE3 0x00080000U
10543 #define DSI_FIR0_FPE4 0x00100000U
10545 /******************* Bit definition for DSI_FIR1 register ***************/
10546 #define DSI_FIR1_FTOHSTX 0x00000001U
10547 #define DSI_FIR1_FTOLPRX 0x00000002U
10548 #define DSI_FIR1_FECCSE 0x00000004U
10549 #define DSI_FIR1_FECCME 0x00000008U
10550 #define DSI_FIR1_FCRCE 0x00000010U
10551 #define DSI_FIR1_FPSE 0x00000020U
10552 #define DSI_FIR1_FEOTPE 0x00000040U
10553 #define DSI_FIR1_FLPWRE 0x00000080U
10554 #define DSI_FIR1_FGCWRE 0x00000100U
10555 #define DSI_FIR1_FGPWRE 0x00000200U
10556 #define DSI_FIR1_FGPTXE 0x00000400U
10557 #define DSI_FIR1_FGPRDE 0x00000800U
10558 #define DSI_FIR1_FGPRXE 0x00001000U
10560 /******************* Bit definition for DSI_VSCR register ***************/
10561 #define DSI_VSCR_EN 0x00000001U
10562 #define DSI_VSCR_UR 0x00000100U
10564 /******************* Bit definition for DSI_LCVCIDR register ************/
10565 #define DSI_LCVCIDR_VCID 0x00000003U
10566 #define DSI_LCVCIDR_VCID0 0x00000001U
10567 #define DSI_LCVCIDR_VCID1 0x00000002U
10568 
10569 /******************* Bit definition for DSI_LCCCR register **************/
10570 #define DSI_LCCCR_COLC 0x0000000FU
10571 #define DSI_LCCCR_COLC0 0x00000001U
10572 #define DSI_LCCCR_COLC1 0x00000002U
10573 #define DSI_LCCCR_COLC2 0x00000004U
10574 #define DSI_LCCCR_COLC3 0x00000008U
10575 
10576 #define DSI_LCCCR_LPE 0x00000100U
10578 /******************* Bit definition for DSI_LPMCCR register *************/
10579 #define DSI_LPMCCR_VLPSIZE 0x000000FFU
10580 #define DSI_LPMCCR_VLPSIZE0 0x00000001U
10581 #define DSI_LPMCCR_VLPSIZE1 0x00000002U
10582 #define DSI_LPMCCR_VLPSIZE2 0x00000004U
10583 #define DSI_LPMCCR_VLPSIZE3 0x00000008U
10584 #define DSI_LPMCCR_VLPSIZE4 0x00000010U
10585 #define DSI_LPMCCR_VLPSIZE5 0x00000020U
10586 #define DSI_LPMCCR_VLPSIZE6 0x00000040U
10587 #define DSI_LPMCCR_VLPSIZE7 0x00000080U
10588 
10589 #define DSI_LPMCCR_LPSIZE 0x00FF0000U
10590 #define DSI_LPMCCR_LPSIZE0 0x00010000U
10591 #define DSI_LPMCCR_LPSIZE1 0x00020000U
10592 #define DSI_LPMCCR_LPSIZE2 0x00040000U
10593 #define DSI_LPMCCR_LPSIZE3 0x00080000U
10594 #define DSI_LPMCCR_LPSIZE4 0x00100000U
10595 #define DSI_LPMCCR_LPSIZE5 0x00200000U
10596 #define DSI_LPMCCR_LPSIZE6 0x00400000U
10597 #define DSI_LPMCCR_LPSIZE7 0x00800000U
10598 
10599 /******************* Bit definition for DSI_VMCCR register **************/
10600 #define DSI_VMCCR_VMT 0x00000003U
10601 #define DSI_VMCCR_VMT0 0x00000001U
10602 #define DSI_VMCCR_VMT1 0x00000002U
10603 
10604 #define DSI_VMCCR_LPVSAE 0x00000100U
10605 #define DSI_VMCCR_LPVBPE 0x00000200U
10606 #define DSI_VMCCR_LPVFPE 0x00000400U
10607 #define DSI_VMCCR_LPVAE 0x00000800U
10608 #define DSI_VMCCR_LPHBPE 0x00001000U
10609 #define DSI_VMCCR_LPHFE 0x00002000U
10610 #define DSI_VMCCR_FBTAAE 0x00004000U
10611 #define DSI_VMCCR_LPCE 0x00008000U
10613 /******************* Bit definition for DSI_VPCCR register **************/
10614 #define DSI_VPCCR_VPSIZE 0x00003FFFU
10615 #define DSI_VPCCR_VPSIZE0 0x00000001U
10616 #define DSI_VPCCR_VPSIZE1 0x00000002U
10617 #define DSI_VPCCR_VPSIZE2 0x00000004U
10618 #define DSI_VPCCR_VPSIZE3 0x00000008U
10619 #define DSI_VPCCR_VPSIZE4 0x00000010U
10620 #define DSI_VPCCR_VPSIZE5 0x00000020U
10621 #define DSI_VPCCR_VPSIZE6 0x00000040U
10622 #define DSI_VPCCR_VPSIZE7 0x00000080U
10623 #define DSI_VPCCR_VPSIZE8 0x00000100U
10624 #define DSI_VPCCR_VPSIZE9 0x00000200U
10625 #define DSI_VPCCR_VPSIZE10 0x00000400U
10626 #define DSI_VPCCR_VPSIZE11 0x00000800U
10627 #define DSI_VPCCR_VPSIZE12 0x00001000U
10628 #define DSI_VPCCR_VPSIZE13 0x00002000U
10629 
10630 /******************* Bit definition for DSI_VCCCR register **************/
10631 #define DSI_VCCCR_NUMC 0x00001FFFU
10632 #define DSI_VCCCR_NUMC0 0x00000001U
10633 #define DSI_VCCCR_NUMC1 0x00000002U
10634 #define DSI_VCCCR_NUMC2 0x00000004U
10635 #define DSI_VCCCR_NUMC3 0x00000008U
10636 #define DSI_VCCCR_NUMC4 0x00000010U
10637 #define DSI_VCCCR_NUMC5 0x00000020U
10638 #define DSI_VCCCR_NUMC6 0x00000040U
10639 #define DSI_VCCCR_NUMC7 0x00000080U
10640 #define DSI_VCCCR_NUMC8 0x00000100U
10641 #define DSI_VCCCR_NUMC9 0x00000200U
10642 #define DSI_VCCCR_NUMC10 0x00000400U
10643 #define DSI_VCCCR_NUMC11 0x00000800U
10644 #define DSI_VCCCR_NUMC12 0x00001000U
10645 
10646 /******************* Bit definition for DSI_VNPCCR register *************/
10647 #define DSI_VNPCCR_NPSIZE 0x00001FFFU
10648 #define DSI_VNPCCR_NPSIZE0 0x00000001U
10649 #define DSI_VNPCCR_NPSIZE1 0x00000002U
10650 #define DSI_VNPCCR_NPSIZE2 0x00000004U
10651 #define DSI_VNPCCR_NPSIZE3 0x00000008U
10652 #define DSI_VNPCCR_NPSIZE4 0x00000010U
10653 #define DSI_VNPCCR_NPSIZE5 0x00000020U
10654 #define DSI_VNPCCR_NPSIZE6 0x00000040U
10655 #define DSI_VNPCCR_NPSIZE7 0x00000080U
10656 #define DSI_VNPCCR_NPSIZE8 0x00000100U
10657 #define DSI_VNPCCR_NPSIZE9 0x00000200U
10658 #define DSI_VNPCCR_NPSIZE10 0x00000400U
10659 #define DSI_VNPCCR_NPSIZE11 0x00000800U
10660 #define DSI_VNPCCR_NPSIZE12 0x00001000U
10661 
10662 /******************* Bit definition for DSI_VHSACCR register ************/
10663 #define DSI_VHSACCR_HSA 0x00000FFFU
10664 #define DSI_VHSACCR_HSA0 0x00000001U
10665 #define DSI_VHSACCR_HSA1 0x00000002U
10666 #define DSI_VHSACCR_HSA2 0x00000004U
10667 #define DSI_VHSACCR_HSA3 0x00000008U
10668 #define DSI_VHSACCR_HSA4 0x00000010U
10669 #define DSI_VHSACCR_HSA5 0x00000020U
10670 #define DSI_VHSACCR_HSA6 0x00000040U
10671 #define DSI_VHSACCR_HSA7 0x00000080U
10672 #define DSI_VHSACCR_HSA8 0x00000100U
10673 #define DSI_VHSACCR_HSA9 0x00000200U
10674 #define DSI_VHSACCR_HSA10 0x00000400U
10675 #define DSI_VHSACCR_HSA11 0x00000800U
10676 
10677 /******************* Bit definition for DSI_VHBPCCR register ************/
10678 #define DSI_VHBPCCR_HBP 0x00000FFFU
10679 #define DSI_VHBPCCR_HBP0 0x00000001U
10680 #define DSI_VHBPCCR_HBP1 0x00000002U
10681 #define DSI_VHBPCCR_HBP2 0x00000004U
10682 #define DSI_VHBPCCR_HBP3 0x00000008U
10683 #define DSI_VHBPCCR_HBP4 0x00000010U
10684 #define DSI_VHBPCCR_HBP5 0x00000020U
10685 #define DSI_VHBPCCR_HBP6 0x00000040U
10686 #define DSI_VHBPCCR_HBP7 0x00000080U
10687 #define DSI_VHBPCCR_HBP8 0x00000100U
10688 #define DSI_VHBPCCR_HBP9 0x00000200U
10689 #define DSI_VHBPCCR_HBP10 0x00000400U
10690 #define DSI_VHBPCCR_HBP11 0x00000800U
10691 
10692 /******************* Bit definition for DSI_VLCCR register **************/
10693 #define DSI_VLCCR_HLINE 0x00007FFFU
10694 #define DSI_VLCCR_HLINE0 0x00000001U
10695 #define DSI_VLCCR_HLINE1 0x00000002U
10696 #define DSI_VLCCR_HLINE2 0x00000004U
10697 #define DSI_VLCCR_HLINE3 0x00000008U
10698 #define DSI_VLCCR_HLINE4 0x00000010U
10699 #define DSI_VLCCR_HLINE5 0x00000020U
10700 #define DSI_VLCCR_HLINE6 0x00000040U
10701 #define DSI_VLCCR_HLINE7 0x00000080U
10702 #define DSI_VLCCR_HLINE8 0x00000100U
10703 #define DSI_VLCCR_HLINE9 0x00000200U
10704 #define DSI_VLCCR_HLINE10 0x00000400U
10705 #define DSI_VLCCR_HLINE11 0x00000800U
10706 #define DSI_VLCCR_HLINE12 0x00001000U
10707 #define DSI_VLCCR_HLINE13 0x00002000U
10708 #define DSI_VLCCR_HLINE14 0x00004000U
10709 
10710 /******************* Bit definition for DSI_VVSACCR register ***************/
10711 #define DSI_VVSACCR_VSA 0x000003FFU
10712 #define DSI_VVSACCR_VSA0 0x00000001U
10713 #define DSI_VVSACCR_VSA1 0x00000002U
10714 #define DSI_VVSACCR_VSA2 0x00000004U
10715 #define DSI_VVSACCR_VSA3 0x00000008U
10716 #define DSI_VVSACCR_VSA4 0x00000010U
10717 #define DSI_VVSACCR_VSA5 0x00000020U
10718 #define DSI_VVSACCR_VSA6 0x00000040U
10719 #define DSI_VVSACCR_VSA7 0x00000080U
10720 #define DSI_VVSACCR_VSA8 0x00000100U
10721 #define DSI_VVSACCR_VSA9 0x00000200U
10722 
10723 /******************* Bit definition for DSI_VVBPCCR register ************/
10724 #define DSI_VVBPCCR_VBP 0x000003FFU
10725 #define DSI_VVBPCCR_VBP0 0x00000001U
10726 #define DSI_VVBPCCR_VBP1 0x00000002U
10727 #define DSI_VVBPCCR_VBP2 0x00000004U
10728 #define DSI_VVBPCCR_VBP3 0x00000008U
10729 #define DSI_VVBPCCR_VBP4 0x00000010U
10730 #define DSI_VVBPCCR_VBP5 0x00000020U
10731 #define DSI_VVBPCCR_VBP6 0x00000040U
10732 #define DSI_VVBPCCR_VBP7 0x00000080U
10733 #define DSI_VVBPCCR_VBP8 0x00000100U
10734 #define DSI_VVBPCCR_VBP9 0x00000200U
10735 
10736 /******************* Bit definition for DSI_VVFPCCR register ************/
10737 #define DSI_VVFPCCR_VFP 0x000003FFU
10738 #define DSI_VVFPCCR_VFP0 0x00000001U
10739 #define DSI_VVFPCCR_VFP1 0x00000002U
10740 #define DSI_VVFPCCR_VFP2 0x00000004U
10741 #define DSI_VVFPCCR_VFP3 0x00000008U
10742 #define DSI_VVFPCCR_VFP4 0x00000010U
10743 #define DSI_VVFPCCR_VFP5 0x00000020U
10744 #define DSI_VVFPCCR_VFP6 0x00000040U
10745 #define DSI_VVFPCCR_VFP7 0x00000080U
10746 #define DSI_VVFPCCR_VFP8 0x00000100U
10747 #define DSI_VVFPCCR_VFP9 0x00000200U
10748 
10749 /******************* Bit definition for DSI_VVACCR register *************/
10750 #define DSI_VVACCR_VA 0x00003FFFU
10751 #define DSI_VVACCR_VA0 0x00000001U
10752 #define DSI_VVACCR_VA1 0x00000002U
10753 #define DSI_VVACCR_VA2 0x00000004U
10754 #define DSI_VVACCR_VA3 0x00000008U
10755 #define DSI_VVACCR_VA4 0x00000010U
10756 #define DSI_VVACCR_VA5 0x00000020U
10757 #define DSI_VVACCR_VA6 0x00000040U
10758 #define DSI_VVACCR_VA7 0x00000080U
10759 #define DSI_VVACCR_VA8 0x00000100U
10760 #define DSI_VVACCR_VA9 0x00000200U
10761 #define DSI_VVACCR_VA10 0x00000400U
10762 #define DSI_VVACCR_VA11 0x00000800U
10763 #define DSI_VVACCR_VA12 0x00001000U
10764 #define DSI_VVACCR_VA13 0x00002000U
10765 
10766 /******************* Bit definition for DSI_TDCCR register **************/
10767 #define DSI_TDCCR_3DM 0x00000003U
10768 #define DSI_TDCCR_3DM0 0x00000001U
10769 #define DSI_TDCCR_3DM1 0x00000002U
10770 
10771 #define DSI_TDCCR_3DF 0x0000000CU
10772 #define DSI_TDCCR_3DF0 0x00000004U
10773 #define DSI_TDCCR_3DF1 0x00000008U
10774 
10775 #define DSI_TDCCR_SVS 0x00000010U
10776 #define DSI_TDCCR_RF 0x00000020U
10777 #define DSI_TDCCR_S3DC 0x00010000U
10779 /******************* Bit definition for DSI_WCFGR register ***************/
10780 #define DSI_WCFGR_DSIM 0x00000001U
10781 #define DSI_WCFGR_COLMUX 0x0000000EU
10782 #define DSI_WCFGR_COLMUX0 0x00000002U
10783 #define DSI_WCFGR_COLMUX1 0x00000004U
10784 #define DSI_WCFGR_COLMUX2 0x00000008U
10785 
10786 #define DSI_WCFGR_TESRC 0x00000010U
10787 #define DSI_WCFGR_TEPOL 0x00000020U
10788 #define DSI_WCFGR_AR 0x00000040U
10789 #define DSI_WCFGR_VSPOL 0x00000080U
10791 /******************* Bit definition for DSI_WCR register *****************/
10792 #define DSI_WCR_COLM 0x00000001U
10793 #define DSI_WCR_SHTDN 0x00000002U
10794 #define DSI_WCR_LTDCEN 0x00000004U
10795 #define DSI_WCR_DSIEN 0x00000008U
10797 /******************* Bit definition for DSI_WIER register ****************/
10798 #define DSI_WIER_TEIE 0x00000001U
10799 #define DSI_WIER_ERIE 0x00000002U
10800 #define DSI_WIER_PLLLIE 0x00000200U
10801 #define DSI_WIER_PLLUIE 0x00000400U
10802 #define DSI_WIER_RRIE 0x00002000U
10804 /******************* Bit definition for DSI_WISR register ****************/
10805 #define DSI_WISR_TEIF 0x00000001U
10806 #define DSI_WISR_ERIF 0x00000002U
10807 #define DSI_WISR_BUSY 0x00000004U
10808 #define DSI_WISR_PLLLS 0x00000100U
10809 #define DSI_WISR_PLLLIF 0x00000200U
10810 #define DSI_WISR_PLLUIF 0x00000400U
10811 #define DSI_WISR_RRS 0x00001000U
10812 #define DSI_WISR_RRIF 0x00002000U
10814 /******************* Bit definition for DSI_WIFCR register ***************/
10815 #define DSI_WIFCR_CTEIF 0x00000001U
10816 #define DSI_WIFCR_CERIF 0x00000002U
10817 #define DSI_WIFCR_CPLLLIF 0x00000200U
10818 #define DSI_WIFCR_CPLLUIF 0x00000400U
10819 #define DSI_WIFCR_CRRIF 0x00002000U
10821 /******************* Bit definition for DSI_WPCR0 register ***************/
10822 #define DSI_WPCR0_UIX4 0x0000003FU
10823 #define DSI_WPCR0_UIX4_0 0x00000001U
10824 #define DSI_WPCR0_UIX4_1 0x00000002U
10825 #define DSI_WPCR0_UIX4_2 0x00000004U
10826 #define DSI_WPCR0_UIX4_3 0x00000008U
10827 #define DSI_WPCR0_UIX4_4 0x00000010U
10828 #define DSI_WPCR0_UIX4_5 0x00000020U
10829 
10830 #define DSI_WPCR0_SWCL 0x00000040U
10831 #define DSI_WPCR0_SWDL0 0x00000080U
10832 #define DSI_WPCR0_SWDL1 0x00000100U
10833 #define DSI_WPCR0_HSICL 0x00000200U
10834 #define DSI_WPCR0_HSIDL0 0x00000400U
10835 #define DSI_WPCR0_HSIDL1 0x00000800U
10836 #define DSI_WPCR0_FTXSMCL 0x00001000U
10837 #define DSI_WPCR0_FTXSMDL 0x00002000U
10838 #define DSI_WPCR0_CDOFFDL 0x00004000U
10839 #define DSI_WPCR0_TDDL 0x00010000U
10840 #define DSI_WPCR0_PDEN 0x00040000U
10841 #define DSI_WPCR0_TCLKPREPEN 0x00080000U
10842 #define DSI_WPCR0_TCLKZEROEN 0x00100000U
10843 #define DSI_WPCR0_THSPREPEN 0x00200000U
10844 #define DSI_WPCR0_THSTRAILEN 0x00400000U
10845 #define DSI_WPCR0_THSZEROEN 0x00800000U
10846 #define DSI_WPCR0_TLPXDEN 0x01000000U
10847 #define DSI_WPCR0_THSEXITEN 0x02000000U
10848 #define DSI_WPCR0_TLPXCEN 0x04000000U
10849 #define DSI_WPCR0_TCLKPOSTEN 0x08000000U
10851 /******************* Bit definition for DSI_WPCR1 register ***************/
10852 #define DSI_WPCR1_HSTXDCL 0x00000003U
10853 #define DSI_WPCR1_HSTXDCL0 0x00000001U
10854 #define DSI_WPCR1_HSTXDCL1 0x00000002U
10855 
10856 #define DSI_WPCR1_HSTXDDL 0x0000000CU
10857 #define DSI_WPCR1_HSTXDDL0 0x00000004U
10858 #define DSI_WPCR1_HSTXDDL1 0x00000008U
10859 
10860 #define DSI_WPCR1_LPSRCCL 0x000000C0U
10861 #define DSI_WPCR1_LPSRCCL0 0x00000040U
10862 #define DSI_WPCR1_LPSRCCL1 0x00000080U
10863 
10864 #define DSI_WPCR1_LPSRCDL 0x00000300U
10865 #define DSI_WPCR1_LPSRCDL0 0x00000100U
10866 #define DSI_WPCR1_LPSRCDL1 0x00000200U
10867 
10868 #define DSI_WPCR1_SDDC 0x00001000U
10870 #define DSI_WPCR1_LPRXVCDL 0x0000C000U
10871 #define DSI_WPCR1_LPRXVCDL0 0x00004000U
10872 #define DSI_WPCR1_LPRXVCDL1 0x00008000U
10873 
10874 #define DSI_WPCR1_HSTXSRCCL 0x00030000U
10875 #define DSI_WPCR1_HSTXSRCCL0 0x00010000U
10876 #define DSI_WPCR1_HSTXSRCCL1 0x00020000U
10877 
10878 #define DSI_WPCR1_HSTXSRCDL 0x000C0000U
10879 #define DSI_WPCR1_HSTXSRCDL0 0x00040000U
10880 #define DSI_WPCR1_HSTXSRCDL1 0x00080000U
10881 
10882 #define DSI_WPCR1_FLPRXLPM 0x00400000U
10884 #define DSI_WPCR1_LPRXFT 0x06000000U
10885 #define DSI_WPCR1_LPRXFT0 0x02000000U
10886 #define DSI_WPCR1_LPRXFT1 0x04000000U
10887 
10888 /******************* Bit definition for DSI_WPCR2 register ***************/
10889 #define DSI_WPCR2_TCLKPREP 0x000000FFU
10890 #define DSI_WPCR2_TCLKPREP0 0x00000001U
10891 #define DSI_WPCR2_TCLKPREP1 0x00000002U
10892 #define DSI_WPCR2_TCLKPREP2 0x00000004U
10893 #define DSI_WPCR2_TCLKPREP3 0x00000008U
10894 #define DSI_WPCR2_TCLKPREP4 0x00000010U
10895 #define DSI_WPCR2_TCLKPREP5 0x00000020U
10896 #define DSI_WPCR2_TCLKPREP6 0x00000040U
10897 #define DSI_WPCR2_TCLKPREP7 0x00000080U
10898 
10899 #define DSI_WPCR2_TCLKZERO 0x0000FF00U
10900 #define DSI_WPCR2_TCLKZERO0 0x00000100U
10901 #define DSI_WPCR2_TCLKZERO1 0x00000200U
10902 #define DSI_WPCR2_TCLKZERO2 0x00000400U
10903 #define DSI_WPCR2_TCLKZERO3 0x00000800U
10904 #define DSI_WPCR2_TCLKZERO4 0x00001000U
10905 #define DSI_WPCR2_TCLKZERO5 0x00002000U
10906 #define DSI_WPCR2_TCLKZERO6 0x00004000U
10907 #define DSI_WPCR2_TCLKZERO7 0x00008000U
10908 
10909 #define DSI_WPCR2_THSPREP 0x00FF0000U
10910 #define DSI_WPCR2_THSPREP0 0x00010000U
10911 #define DSI_WPCR2_THSPREP1 0x00020000U
10912 #define DSI_WPCR2_THSPREP2 0x00040000U
10913 #define DSI_WPCR2_THSPREP3 0x00080000U
10914 #define DSI_WPCR2_THSPREP4 0x00100000U
10915 #define DSI_WPCR2_THSPREP5 0x00200000U
10916 #define DSI_WPCR2_THSPREP6 0x00400000U
10917 #define DSI_WPCR2_THSPREP7 0x00800000U
10918 
10919 #define DSI_WPCR2_THSTRAIL 0xFF000000U
10920 #define DSI_WPCR2_THSTRAIL0 0x01000000U
10921 #define DSI_WPCR2_THSTRAIL1 0x02000000U
10922 #define DSI_WPCR2_THSTRAIL2 0x04000000U
10923 #define DSI_WPCR2_THSTRAIL3 0x08000000U
10924 #define DSI_WPCR2_THSTRAIL4 0x10000000U
10925 #define DSI_WPCR2_THSTRAIL5 0x20000000U
10926 #define DSI_WPCR2_THSTRAIL6 0x40000000U
10927 #define DSI_WPCR2_THSTRAIL7 0x80000000U
10928 
10929 /******************* Bit definition for DSI_WPCR3 register ***************/
10930 #define DSI_WPCR3_THSZERO 0x000000FFU
10931 #define DSI_WPCR3_THSZERO0 0x00000001U
10932 #define DSI_WPCR3_THSZERO1 0x00000002U
10933 #define DSI_WPCR3_THSZERO2 0x00000004U
10934 #define DSI_WPCR3_THSZERO3 0x00000008U
10935 #define DSI_WPCR3_THSZERO4 0x00000010U
10936 #define DSI_WPCR3_THSZERO5 0x00000020U
10937 #define DSI_WPCR3_THSZERO6 0x00000040U
10938 #define DSI_WPCR3_THSZERO7 0x00000080U
10939 
10940 #define DSI_WPCR3_TLPXD 0x0000FF00U
10941 #define DSI_WPCR3_TLPXD0 0x00000100U
10942 #define DSI_WPCR3_TLPXD1 0x00000200U
10943 #define DSI_WPCR3_TLPXD2 0x00000400U
10944 #define DSI_WPCR3_TLPXD3 0x00000800U
10945 #define DSI_WPCR3_TLPXD4 0x00001000U
10946 #define DSI_WPCR3_TLPXD5 0x00002000U
10947 #define DSI_WPCR3_TLPXD6 0x00004000U
10948 #define DSI_WPCR3_TLPXD7 0x00008000U
10949 
10950 #define DSI_WPCR3_THSEXIT 0x00FF0000U
10951 #define DSI_WPCR3_THSEXIT0 0x00010000U
10952 #define DSI_WPCR3_THSEXIT1 0x00020000U
10953 #define DSI_WPCR3_THSEXIT2 0x00040000U
10954 #define DSI_WPCR3_THSEXIT3 0x00080000U
10955 #define DSI_WPCR3_THSEXIT4 0x00100000U
10956 #define DSI_WPCR3_THSEXIT5 0x00200000U
10957 #define DSI_WPCR3_THSEXIT6 0x00400000U
10958 #define DSI_WPCR3_THSEXIT7 0x00800000U
10959 
10960 #define DSI_WPCR3_TLPXC 0xFF000000U
10961 #define DSI_WPCR3_TLPXC0 0x01000000U
10962 #define DSI_WPCR3_TLPXC1 0x02000000U
10963 #define DSI_WPCR3_TLPXC2 0x04000000U
10964 #define DSI_WPCR3_TLPXC3 0x08000000U
10965 #define DSI_WPCR3_TLPXC4 0x10000000U
10966 #define DSI_WPCR3_TLPXC5 0x20000000U
10967 #define DSI_WPCR3_TLPXC6 0x40000000U
10968 #define DSI_WPCR3_TLPXC7 0x80000000U
10969 
10970 /******************* Bit definition for DSI_WPCR4 register ***************/
10971 #define DSI_WPCR4_TCLKPOST 0x000000FFU
10972 #define DSI_WPCR4_TCLKPOST0 0x00000001U
10973 #define DSI_WPCR4_TCLKPOST1 0x00000002U
10974 #define DSI_WPCR4_TCLKPOST2 0x00000004U
10975 #define DSI_WPCR4_TCLKPOST3 0x00000008U
10976 #define DSI_WPCR4_TCLKPOST4 0x00000010U
10977 #define DSI_WPCR4_TCLKPOST5 0x00000020U
10978 #define DSI_WPCR4_TCLKPOST6 0x00000040U
10979 #define DSI_WPCR4_TCLKPOST7 0x00000080U
10980 
10981 /******************* Bit definition for DSI_WRPCR register ***************/
10982 #define DSI_WRPCR_PLLEN 0x00000001U
10983 #define DSI_WRPCR_PLL_NDIV 0x000001FCU
10984 #define DSI_WRPCR_PLL_NDIV0 0x00000004U
10985 #define DSI_WRPCR_PLL_NDIV1 0x00000008U
10986 #define DSI_WRPCR_PLL_NDIV2 0x00000010U
10987 #define DSI_WRPCR_PLL_NDIV3 0x00000020U
10988 #define DSI_WRPCR_PLL_NDIV4 0x00000040U
10989 #define DSI_WRPCR_PLL_NDIV5 0x00000080U
10990 #define DSI_WRPCR_PLL_NDIV6 0x00000100U
10991 
10992 #define DSI_WRPCR_PLL_IDF 0x00007800U
10993 #define DSI_WRPCR_PLL_IDF0 0x00000800U
10994 #define DSI_WRPCR_PLL_IDF1 0x00001000U
10995 #define DSI_WRPCR_PLL_IDF2 0x00002000U
10996 #define DSI_WRPCR_PLL_IDF3 0x00004000U
10997 
10998 #define DSI_WRPCR_PLL_ODF 0x00030000U
10999 #define DSI_WRPCR_PLL_ODF0 0x00010000U
11000 #define DSI_WRPCR_PLL_ODF1 0x00020000U
11001 
11002 #define DSI_WRPCR_REGEN 0x01000000U
11016 /******************************* ADC Instances ********************************/
11017 #define IS_ADC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == ADC1) || \
11018  ((__INSTANCE__) == ADC2) || \
11019  ((__INSTANCE__) == ADC3))
11020 
11021 /******************************* CAN Instances ********************************/
11022 #define IS_CAN_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == CAN1) || \
11023  ((__INSTANCE__) == CAN2) || \
11024  ((__INSTANCE__) == CAN3))
11025 /******************************* CRC Instances ********************************/
11026 #define IS_CRC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CRC)
11027 
11028 /******************************* DAC Instances ********************************/
11029 #define IS_DAC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DAC)
11030 
11031 /******************************* DCMI Instances *******************************/
11032 #define IS_DCMI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DCMI)
11033 
11034 /****************************** DFSDM Instances *******************************/
11035 #define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Filter0) || \
11036  ((INSTANCE) == DFSDM1_Filter1) || \
11037  ((INSTANCE) == DFSDM1_Filter2) || \
11038  ((INSTANCE) == DFSDM1_Filter3))
11039 
11040 #define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Channel0) || \
11041  ((INSTANCE) == DFSDM1_Channel1) || \
11042  ((INSTANCE) == DFSDM1_Channel2) || \
11043  ((INSTANCE) == DFSDM1_Channel3) || \
11044  ((INSTANCE) == DFSDM1_Channel4) || \
11045  ((INSTANCE) == DFSDM1_Channel5) || \
11046  ((INSTANCE) == DFSDM1_Channel6) || \
11047  ((INSTANCE) == DFSDM1_Channel7))
11048 
11049 /******************************* DMA2D Instances *******************************/
11050 #define IS_DMA2D_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DMA2D)
11051 
11052 /******************************** DMA Instances *******************************/
11053 #define IS_DMA_STREAM_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == DMA1_Stream0) || \
11054  ((__INSTANCE__) == DMA1_Stream1) || \
11055  ((__INSTANCE__) == DMA1_Stream2) || \
11056  ((__INSTANCE__) == DMA1_Stream3) || \
11057  ((__INSTANCE__) == DMA1_Stream4) || \
11058  ((__INSTANCE__) == DMA1_Stream5) || \
11059  ((__INSTANCE__) == DMA1_Stream6) || \
11060  ((__INSTANCE__) == DMA1_Stream7) || \
11061  ((__INSTANCE__) == DMA2_Stream0) || \
11062  ((__INSTANCE__) == DMA2_Stream1) || \
11063  ((__INSTANCE__) == DMA2_Stream2) || \
11064  ((__INSTANCE__) == DMA2_Stream3) || \
11065  ((__INSTANCE__) == DMA2_Stream4) || \
11066  ((__INSTANCE__) == DMA2_Stream5) || \
11067  ((__INSTANCE__) == DMA2_Stream6) || \
11068  ((__INSTANCE__) == DMA2_Stream7))
11069 
11070 /******************************* GPIO Instances *******************************/
11071 #define IS_GPIO_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \
11072  ((__INSTANCE__) == GPIOB) || \
11073  ((__INSTANCE__) == GPIOC) || \
11074  ((__INSTANCE__) == GPIOD) || \
11075  ((__INSTANCE__) == GPIOE) || \
11076  ((__INSTANCE__) == GPIOF) || \
11077  ((__INSTANCE__) == GPIOG) || \
11078  ((__INSTANCE__) == GPIOH) || \
11079  ((__INSTANCE__) == GPIOI) || \
11080  ((__INSTANCE__) == GPIOJ) || \
11081  ((__INSTANCE__) == GPIOK))
11082 
11083 #define IS_GPIO_AF_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \
11084  ((__INSTANCE__) == GPIOB) || \
11085  ((__INSTANCE__) == GPIOC) || \
11086  ((__INSTANCE__) == GPIOD) || \
11087  ((__INSTANCE__) == GPIOE) || \
11088  ((__INSTANCE__) == GPIOF) || \
11089  ((__INSTANCE__) == GPIOG) || \
11090  ((__INSTANCE__) == GPIOH) || \
11091  ((__INSTANCE__) == GPIOI) || \
11092  ((__INSTANCE__) == GPIOJ) || \
11093  ((__INSTANCE__) == GPIOK))
11094 
11095 /****************************** CEC Instances *********************************/
11096 #define IS_CEC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CEC)
11097 
11098 /****************************** QSPI Instances *********************************/
11099 #define IS_QSPI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == QUADSPI)
11100 
11101 
11102 /******************************** I2C Instances *******************************/
11103 #define IS_I2C_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == I2C1) || \
11104  ((__INSTANCE__) == I2C2) || \
11105  ((__INSTANCE__) == I2C3) || \
11106  ((__INSTANCE__) == I2C4))
11107 
11108 /******************************** I2S Instances *******************************/
11109 #define IS_I2S_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \
11110  ((__INSTANCE__) == SPI2) || \
11111  ((__INSTANCE__) == SPI3))
11112 
11113 /******************************* LPTIM Instances ********************************/
11114 #define IS_LPTIM_INSTANCE(__INSTANCE__) ((__INSTANCE__) == LPTIM1)
11115 
11116 /****************************** LTDC Instances ********************************/
11117 #define IS_LTDC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == LTDC)
11118 
11119 /****************************** MDIOS Instances ********************************/
11120 #define IS_MDIOS_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == MDIOS)
11121 
11122 /****************************** MDIOS Instances ********************************/
11123 #define IS_JPEG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == JPEG)
11124 
11125 /******************************* RNG Instances ********************************/
11126 #define IS_RNG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RNG)
11127 
11128 /****************************** RTC Instances *********************************/
11129 #define IS_RTC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RTC)
11130 
11131 /******************************* SAI Instances ********************************/
11132 #define IS_SAI_ALL_INSTANCE(__PERIPH__) (((__PERIPH__) == SAI1_Block_A) || \
11133  ((__PERIPH__) == SAI1_Block_B) || \
11134  ((__PERIPH__) == SAI2_Block_A) || \
11135  ((__PERIPH__) == SAI2_Block_B))
11136 /* Legacy define */
11137 #define IS_SAI_BLOCK_PERIPH IS_SAI_ALL_INSTANCE
11138 
11139 /******************************** SDMMC Instances *******************************/
11140 #define IS_SDMMC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SDMMC1) || \
11141  ((__INSTANCE__) == SDMMC2))
11142 
11143 /****************************** SPDIFRX Instances *********************************/
11144 #define IS_SPDIFRX_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == SPDIFRX)
11145 
11146 /******************************** SPI Instances *******************************/
11147 #define IS_SPI_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \
11148  ((__INSTANCE__) == SPI2) || \
11149  ((__INSTANCE__) == SPI3) || \
11150  ((__INSTANCE__) == SPI4) || \
11151  ((__INSTANCE__) == SPI5) || \
11152  ((__INSTANCE__) == SPI6))
11153 
11154 /****************** TIM Instances : All supported instances *******************/
11155 #define IS_TIM_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11156  ((__INSTANCE__) == TIM2) || \
11157  ((__INSTANCE__) == TIM3) || \
11158  ((__INSTANCE__) == TIM4) || \
11159  ((__INSTANCE__) == TIM5) || \
11160  ((__INSTANCE__) == TIM6) || \
11161  ((__INSTANCE__) == TIM7) || \
11162  ((__INSTANCE__) == TIM8) || \
11163  ((__INSTANCE__) == TIM9) || \
11164  ((__INSTANCE__) == TIM10) || \
11165  ((__INSTANCE__) == TIM11) || \
11166  ((__INSTANCE__) == TIM12) || \
11167  ((__INSTANCE__) == TIM13) || \
11168  ((__INSTANCE__) == TIM14))
11169 
11170 /************* TIM Instances : at least 1 capture/compare channel *************/
11171 #define IS_TIM_CC1_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11172  ((__INSTANCE__) == TIM2) || \
11173  ((__INSTANCE__) == TIM3) || \
11174  ((__INSTANCE__) == TIM4) || \
11175  ((__INSTANCE__) == TIM5) || \
11176  ((__INSTANCE__) == TIM8) || \
11177  ((__INSTANCE__) == TIM9) || \
11178  ((__INSTANCE__) == TIM10) || \
11179  ((__INSTANCE__) == TIM11) || \
11180  ((__INSTANCE__) == TIM12) || \
11181  ((__INSTANCE__) == TIM13) || \
11182  ((__INSTANCE__) == TIM14))
11183 
11184 /************ TIM Instances : at least 2 capture/compare channels *************/
11185 #define IS_TIM_CC2_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11186  ((__INSTANCE__) == TIM2) || \
11187  ((__INSTANCE__) == TIM3) || \
11188  ((__INSTANCE__) == TIM4) || \
11189  ((__INSTANCE__) == TIM5) || \
11190  ((__INSTANCE__) == TIM8) || \
11191  ((__INSTANCE__) == TIM9) || \
11192  ((__INSTANCE__) == TIM12))
11193 
11194 /************ TIM Instances : at least 3 capture/compare channels *************/
11195 #define IS_TIM_CC3_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11196  ((__INSTANCE__) == TIM2) || \
11197  ((__INSTANCE__) == TIM3) || \
11198  ((__INSTANCE__) == TIM4) || \
11199  ((__INSTANCE__) == TIM5) || \
11200  ((__INSTANCE__) == TIM8))
11201 
11202 /************ TIM Instances : at least 4 capture/compare channels *************/
11203 #define IS_TIM_CC4_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11204  ((__INSTANCE__) == TIM2) || \
11205  ((__INSTANCE__) == TIM3) || \
11206  ((__INSTANCE__) == TIM4) || \
11207  ((__INSTANCE__) == TIM5) || \
11208  ((__INSTANCE__) == TIM8))
11209 
11210 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
11211 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(__INSTANCE__) \
11212  (((__INSTANCE__) == TIM1) || \
11213  ((__INSTANCE__) == TIM8))
11214 
11215 /****************** TIM Instances : supporting OCxREF clear *******************/
11216 #define IS_TIM_OCXREF_CLEAR_INSTANCE(__INSTANCE__)\
11217  (((__INSTANCE__) == TIM1) || \
11218  ((__INSTANCE__) == TIM2) || \
11219  ((__INSTANCE__) == TIM3) || \
11220  ((__INSTANCE__) == TIM4) || \
11221  ((__INSTANCE__) == TIM8))
11222 
11223 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
11224 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(__INSTANCE__)\
11225  (((__INSTANCE__) == TIM1) || \
11226  ((__INSTANCE__) == TIM2) || \
11227  ((__INSTANCE__) == TIM3) || \
11228  ((__INSTANCE__) == TIM4) || \
11229  ((__INSTANCE__) == TIM5) || \
11230  ((__INSTANCE__) == TIM8))
11231 
11232 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
11233 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(__INSTANCE__)\
11234  (((__INSTANCE__) == TIM1) || \
11235  ((__INSTANCE__) == TIM2) || \
11236  ((__INSTANCE__) == TIM3) || \
11237  ((__INSTANCE__) == TIM4) || \
11238  ((__INSTANCE__) == TIM5) || \
11239  ((__INSTANCE__) == TIM8))
11240 /****************** TIM Instances : at least 5 capture/compare channels *******/
11241 #define IS_TIM_CC5_INSTANCE(__INSTANCE__)\
11242  (((__INSTANCE__) == TIM1) || \
11243  ((__INSTANCE__) == TIM8) )
11244 
11245 /****************** TIM Instances : at least 6 capture/compare channels *******/
11246 #define IS_TIM_CC6_INSTANCE(__INSTANCE__)\
11247  (((__INSTANCE__) == TIM1) || \
11248  ((__INSTANCE__) == TIM8))
11249 
11250 
11251 /******************** TIM Instances : Advanced-control timers *****************/
11252 #define IS_TIM_ADVANCED_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11253  ((__INSTANCE__) == TIM8))
11254 
11255 /****************** TIM Instances : supporting 2 break inputs *****************/
11256 #define IS_TIM_BREAK_INSTANCE(__INSTANCE__)\
11257  (((__INSTANCE__) == TIM1) || \
11258  ((__INSTANCE__) == TIM8))
11259 
11260 /******************* TIM Instances : Timer input XOR function *****************/
11261 #define IS_TIM_XOR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11262  ((__INSTANCE__) == TIM2) || \
11263  ((__INSTANCE__) == TIM3) || \
11264  ((__INSTANCE__) == TIM4) || \
11265  ((__INSTANCE__) == TIM5) || \
11266  ((__INSTANCE__) == TIM8))
11267 
11268 /****************** TIM Instances : DMA requests generation (UDE) *************/
11269 #define IS_TIM_DMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11270  ((__INSTANCE__) == TIM2) || \
11271  ((__INSTANCE__) == TIM3) || \
11272  ((__INSTANCE__) == TIM4) || \
11273  ((__INSTANCE__) == TIM5) || \
11274  ((__INSTANCE__) == TIM6) || \
11275  ((__INSTANCE__) == TIM7) || \
11276  ((__INSTANCE__) == TIM8))
11277 
11278 /************ TIM Instances : DMA requests generation (CCxDE) *****************/
11279 #define IS_TIM_DMA_CC_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11280  ((__INSTANCE__) == TIM2) || \
11281  ((__INSTANCE__) == TIM3) || \
11282  ((__INSTANCE__) == TIM4) || \
11283  ((__INSTANCE__) == TIM5) || \
11284  ((__INSTANCE__) == TIM8))
11285 
11286 /************ TIM Instances : DMA requests generation (COMDE) *****************/
11287 #define IS_TIM_CCDMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11288  ((__INSTANCE__) == TIM2) || \
11289  ((__INSTANCE__) == TIM3) || \
11290  ((__INSTANCE__) == TIM4) || \
11291  ((__INSTANCE__) == TIM5) || \
11292  ((__INSTANCE__) == TIM8))
11293 
11294 /******************** TIM Instances : DMA burst feature ***********************/
11295 #define IS_TIM_DMABURST_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11296  ((__INSTANCE__) == TIM2) || \
11297  ((__INSTANCE__) == TIM3) || \
11298  ((__INSTANCE__) == TIM4) || \
11299  ((__INSTANCE__) == TIM5) || \
11300  ((__INSTANCE__) == TIM8))
11301 
11302 /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
11303 #define IS_TIM_MASTER_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11304  ((__INSTANCE__) == TIM2) || \
11305  ((__INSTANCE__) == TIM3) || \
11306  ((__INSTANCE__) == TIM4) || \
11307  ((__INSTANCE__) == TIM5) || \
11308  ((__INSTANCE__) == TIM6) || \
11309  ((__INSTANCE__) == TIM7) || \
11310  ((__INSTANCE__) == TIM8) || \
11311  ((__INSTANCE__) == TIM13) || \
11312  ((__INSTANCE__) == TIM14))
11313 
11314 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
11315 #define IS_TIM_SLAVE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11316  ((__INSTANCE__) == TIM2) || \
11317  ((__INSTANCE__) == TIM3) || \
11318  ((__INSTANCE__) == TIM4) || \
11319  ((__INSTANCE__) == TIM5) || \
11320  ((__INSTANCE__) == TIM8) || \
11321  ((__INSTANCE__) == TIM9) || \
11322  ((__INSTANCE__) == TIM12))
11323 
11324 /********************** TIM Instances : 32 bit Counter ************************/
11325 #define IS_TIM_32B_COUNTER_INSTANCE(__INSTANCE__)(((__INSTANCE__) == TIM2) || \
11326  ((__INSTANCE__) == TIM5))
11327 
11328 /***************** TIM Instances : external trigger input available ************/
11329 #define IS_TIM_ETR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
11330  ((__INSTANCE__) == TIM2) || \
11331  ((__INSTANCE__) == TIM3) || \
11332  ((__INSTANCE__) == TIM4) || \
11333  ((__INSTANCE__) == TIM5) || \
11334  ((__INSTANCE__) == TIM8))
11335 
11336 /****************** TIM Instances : remapping capability **********************/
11337 #define IS_TIM_REMAP_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM2) || \
11338  ((__INSTANCE__) == TIM5) || \
11339  ((__INSTANCE__) == TIM11))
11340 
11341 /******************* TIM Instances : output(s) available **********************/
11342 #define IS_TIM_CCX_INSTANCE(__INSTANCE__, __CHANNEL__) \
11343  ((((__INSTANCE__) == TIM1) && \
11344  (((__CHANNEL__) == TIM_CHANNEL_1) || \
11345  ((__CHANNEL__) == TIM_CHANNEL_2) || \
11346  ((__CHANNEL__) == TIM_CHANNEL_3) || \
11347  ((__CHANNEL__) == TIM_CHANNEL_4))) \
11348  || \
11349  (((__INSTANCE__) == TIM2) && \
11350  (((__CHANNEL__) == TIM_CHANNEL_1) || \
11351  ((__CHANNEL__) == TIM_CHANNEL_2) || \
11352  ((__CHANNEL__) == TIM_CHANNEL_3) || \
11353  ((__CHANNEL__) == TIM_CHANNEL_4))) \
11354  || \
11355  (((__INSTANCE__) == TIM3) && \
11356  (((__CHANNEL__) == TIM_CHANNEL_1) || \
11357  ((__CHANNEL__) == TIM_CHANNEL_2) || \
11358  ((__CHANNEL__) == TIM_CHANNEL_3) || \
11359  ((__CHANNEL__) == TIM_CHANNEL_4))) \
11360  || \
11361  (((__INSTANCE__) == TIM4) && \
11362  (((__CHANNEL__) == TIM_CHANNEL_1) || \
11363  ((__CHANNEL__) == TIM_CHANNEL_2) || \
11364  ((__CHANNEL__) == TIM_CHANNEL_3) || \
11365  ((__CHANNEL__) == TIM_CHANNEL_4))) \
11366  || \
11367  (((__INSTANCE__) == TIM5) && \
11368  (((__CHANNEL__) == TIM_CHANNEL_1) || \
11369  ((__CHANNEL__) == TIM_CHANNEL_2) || \
11370  ((__CHANNEL__) == TIM_CHANNEL_3) || \
11371  ((__CHANNEL__) == TIM_CHANNEL_4))) \
11372  || \
11373  (((__INSTANCE__) == TIM8) && \
11374  (((__CHANNEL__) == TIM_CHANNEL_1) || \
11375  ((__CHANNEL__) == TIM_CHANNEL_2) || \
11376  ((__CHANNEL__) == TIM_CHANNEL_3) || \
11377  ((__CHANNEL__) == TIM_CHANNEL_4))) \
11378  || \
11379  (((__INSTANCE__) == TIM9) && \
11380  (((__CHANNEL__) == TIM_CHANNEL_1) || \
11381  ((__CHANNEL__) == TIM_CHANNEL_2))) \
11382  || \
11383  (((__INSTANCE__) == TIM10) && \
11384  (((__CHANNEL__) == TIM_CHANNEL_1))) \
11385  || \
11386  (((__INSTANCE__) == TIM11) && \
11387  (((__CHANNEL__) == TIM_CHANNEL_1))) \
11388  || \
11389  (((__INSTANCE__) == TIM12) && \
11390  (((__CHANNEL__) == TIM_CHANNEL_1) || \
11391  ((__CHANNEL__) == TIM_CHANNEL_2))) \
11392  || \
11393  (((__INSTANCE__) == TIM13) && \
11394  (((__CHANNEL__) == TIM_CHANNEL_1))) \
11395  || \
11396  (((__INSTANCE__) == TIM14) && \
11397  (((__CHANNEL__) == TIM_CHANNEL_1))))
11398 
11399 /************ TIM Instances : complementary output(s) available ***************/
11400 #define IS_TIM_CCXN_INSTANCE(__INSTANCE__, __CHANNEL__) \
11401  ((((__INSTANCE__) == TIM1) && \
11402  (((__CHANNEL__) == TIM_CHANNEL_1) || \
11403  ((__CHANNEL__) == TIM_CHANNEL_2) || \
11404  ((__CHANNEL__) == TIM_CHANNEL_3))) \
11405  || \
11406  (((__INSTANCE__) == TIM8) && \
11407  (((__CHANNEL__) == TIM_CHANNEL_1) || \
11408  ((__CHANNEL__) == TIM_CHANNEL_2) || \
11409  ((__CHANNEL__) == TIM_CHANNEL_3))))
11410 
11411 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
11412 #define IS_TIM_TRGO2_INSTANCE(__INSTANCE__)\
11413  (((__INSTANCE__) == TIM1) || \
11414  ((__INSTANCE__) == TIM8) )
11415 
11416 /****************** TIM Instances : supporting synchronization ****************/
11417 #define IS_TIM_SYNCHRO_INSTANCE(__INSTANCE__)\
11418  (((__INSTANCE__) == TIM1) || \
11419  ((__INSTANCE__) == TIM2) || \
11420  ((__INSTANCE__) == TIM3) || \
11421  ((__INSTANCE__) == TIM4) || \
11422  ((__INSTANCE__) == TIM5) || \
11423  ((__INSTANCE__) == TIM6) || \
11424  ((__INSTANCE__) == TIM7) || \
11425  ((__INSTANCE__) == TIM8))
11426 
11427 /******************** USART Instances : Synchronous mode **********************/
11428 #define IS_USART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
11429  ((__INSTANCE__) == USART2) || \
11430  ((__INSTANCE__) == USART3) || \
11431  ((__INSTANCE__) == USART6))
11432 
11433 /******************** UART Instances : Asynchronous mode **********************/
11434 #define IS_UART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
11435  ((__INSTANCE__) == USART2) || \
11436  ((__INSTANCE__) == USART3) || \
11437  ((__INSTANCE__) == UART4) || \
11438  ((__INSTANCE__) == UART5) || \
11439  ((__INSTANCE__) == USART6) || \
11440  ((__INSTANCE__) == UART7) || \
11441  ((__INSTANCE__) == UART8))
11442 
11443 /****************** UART Instances : Driver Enable *****************/
11444 #define IS_UART_DRIVER_ENABLE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
11445  ((__INSTANCE__) == USART2) || \
11446  ((__INSTANCE__) == USART3) || \
11447  ((__INSTANCE__) == UART4) || \
11448  ((__INSTANCE__) == UART5) || \
11449  ((__INSTANCE__) == USART6) || \
11450  ((__INSTANCE__) == UART7) || \
11451  ((__INSTANCE__) == UART8))
11452 
11453 /****************** UART Instances : Hardware Flow control ********************/
11454 #define IS_UART_HWFLOW_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
11455  ((__INSTANCE__) == USART2) || \
11456  ((__INSTANCE__) == USART3) || \
11457  ((__INSTANCE__) == UART4) || \
11458  ((__INSTANCE__) == UART5) || \
11459  ((__INSTANCE__) == USART6) || \
11460  ((__INSTANCE__) == UART7) || \
11461  ((__INSTANCE__) == UART8))
11462 
11463 /********************* UART Instances : Smart card mode ***********************/
11464 #define IS_SMARTCARD_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
11465  ((__INSTANCE__) == USART2) || \
11466  ((__INSTANCE__) == USART3) || \
11467  ((__INSTANCE__) == USART6))
11468 
11469 /*********************** UART Instances : IRDA mode ***************************/
11470 #define IS_IRDA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
11471  ((__INSTANCE__) == USART2) || \
11472  ((__INSTANCE__) == USART3) || \
11473  ((__INSTANCE__) == UART4) || \
11474  ((__INSTANCE__) == UART5) || \
11475  ((__INSTANCE__) == USART6) || \
11476  ((__INSTANCE__) == UART7) || \
11477  ((__INSTANCE__) == UART8))
11478 
11479 /****************************** IWDG Instances ********************************/
11480 #define IS_IWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == IWDG)
11481 
11482 /****************************** WWDG Instances ********************************/
11483 #define IS_WWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == WWDG)
11484 
11485 
11486 /******************************************************************************/
11487 /* For a painless codes migration between the STM32F7xx device product */
11488 /* lines, the aliases defined below are put in place to overcome the */
11489 /* differences in the interrupt handlers and IRQn definitions. */
11490 /* No need to update developed interrupt code when moving across */
11491 /* product lines within the same STM32F7 Family */
11492 /******************************************************************************/
11493 
11494 /* Aliases for __IRQn */
11495 #define RNG_IRQn HASH_RNG_IRQn
11496 
11497 /* Aliases for __IRQHandler */
11498 #define RNG_IRQHandler HASH_RNG_IRQHandler
11499 
11512 #ifdef __cplusplus
11513 }
11514 #endif /* __cplusplus */
11515 
11516 #endif /* __STM32F779xx_H */
11517 
11518 
11519 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
#define RESERVED
Definition: usbh_cdc.h:68
LCD-TFT Display Controller.
Definition: stm32f746xx.h:661
Controller Area Network FIFOMailBox.
Definition: stm32f745xx.h:253
System configuration controller.
Definition: stm32f745xx.h:613
Serial Peripheral Interface.
Definition: stm32f745xx.h:841
External Interrupt/Event Controller.
Definition: stm32f745xx.h:519
SPDIF-RX Interface.
Definition: stm32f745xx.h:797
HDMI-CEC.
Definition: stm32f745xx.h:305
Flexible Memory Controller Bank3.
Definition: stm32f745xx.h:568
CRC calculation unit.
Definition: stm32f745xx.h:320
Definition: ff.h:151
USB_OTG_IN_Endpoint-Specific_Register.
Definition: stm32f745xx.h:1035
Flexible Memory Controller Bank1E.
Definition: stm32f745xx.h:559
Window WATCHDOG.
Definition: stm32f745xx.h:948
#define __I
Definition: core_cm0.h:210
LCD-TFT Display layer x Controller.
Definition: stm32f746xx.h:686
HASH_DIGEST.
Definition: stm32f756xx.h:1069
USB_OTG_Core_Registers.
Definition: stm32f745xx.h:974
General Purpose I/O.
Definition: stm32f745xx.h:596
QUAD Serial Peripheral Interface.
Definition: stm32f745xx.h:858
Controller Area Network.
Definition: stm32f745xx.h:275
LPTIMIMER.
Definition: stm32f745xx.h:911
DMA2D Controller.
Definition: stm32f745xx.h:413
#define __IO
Definition: core_cm0.h:213
Analog to Digital Converter.
Definition: stm32f745xx.h:204
Serial Audio Interface.
Definition: stm32f745xx.h:776
USB_OTG_Host_Mode_Register_Structures.
Definition: stm32f745xx.h:1066
IRQn_Type
STM32F7xx Interrupt Number Definition, according to the selected device in Library_configuration_sect...
Definition: stm32f779xx.h:67
Controller Area Network TxMailBox.
Definition: stm32f745xx.h:241
Ethernet MAC.
Definition: stm32f745xx.h:445
Universal Synchronous Asynchronous Receiver Transmitter.
Definition: stm32f745xx.h:928
DFSDM module registers.
Definition: stm32f765xx.h:367
DMA Controller.
Definition: stm32f745xx.h:390
Digital to Analog Converter.
Definition: stm32f745xx.h:336
USB_OTG_Host_Channel_Specific_Registers.
Definition: stm32f745xx.h:1080
FLASH Registers.
Definition: stm32f745xx.h:533
Power Control.
Definition: stm32f745xx.h:660
Independent WATCHDOG.
Definition: stm32f745xx.h:645
DFSDM channel configuration registers.
Definition: stm32f765xx.h:389
JPEG Codec.
Definition: stm32f767xx.h:1194
Reset and Clock Control.
Definition: stm32f745xx.h:673
Controller Area Network FilterRegister.
Definition: stm32f745xx.h:265
Flexible Memory Controller.
Definition: stm32f745xx.h:550
Real-Time Clock.
Definition: stm32f745xx.h:715
Flexible Memory Controller Bank5_6.
Definition: stm32f745xx.h:582
Inter-integrated Circuit Interface.
Definition: stm32f745xx.h:626
Debug MCU.
Definition: stm32f745xx.h:359
SD host Interface.
Definition: stm32f745xx.h:813
Crypto Processor.
Definition: stm32f756xx.h:1009
USB_OTG_OUT_Endpoint-Specific_Registers.
Definition: stm32f745xx.h:1051
USB_OTG_device_Registers.
Definition: stm32f745xx.h:1007
DSI Controller.
Definition: stm32f769xx.h:1313