STM32F769IDiscovery  1.00
uDANTE Audio Networking with STM32F7 DISCO board
stm32f777xx.h
Go to the documentation of this file.
1 
52 #ifndef __STM32F777xx_H
53 #define __STM32F777xx_H
54 
55 #ifdef __cplusplus
56  extern "C" {
57 #endif /* __cplusplus */
58 
67 typedef enum
68 {
69 /****** Cortex-M7 Processor Exceptions Numbers ****************************************************************/
72  BusFault_IRQn = -11,
74  SVCall_IRQn = -5,
76  PendSV_IRQn = -2,
77  SysTick_IRQn = -1,
78 /****** STM32 specific Interrupt Numbers **********************************************************************/
79  WWDG_IRQn = 0,
80  PVD_IRQn = 1,
83  FLASH_IRQn = 4,
84  RCC_IRQn = 5,
85  EXTI0_IRQn = 6,
86  EXTI1_IRQn = 7,
87  EXTI2_IRQn = 8,
88  EXTI3_IRQn = 9,
89  EXTI4_IRQn = 10,
97  ADC_IRQn = 18,
98  CAN1_TX_IRQn = 19,
107  TIM2_IRQn = 28,
108  TIM3_IRQn = 29,
109  TIM4_IRQn = 30,
114  SPI1_IRQn = 35,
115  SPI2_IRQn = 36,
116  USART1_IRQn = 37,
117  USART2_IRQn = 38,
118  USART3_IRQn = 39,
127  FMC_IRQn = 48,
128  SDMMC1_IRQn = 49,
129  TIM5_IRQn = 50,
130  SPI3_IRQn = 51,
131  UART4_IRQn = 52,
132  UART5_IRQn = 53,
134  TIM7_IRQn = 55,
140  ETH_IRQn = 61,
146  OTG_FS_IRQn = 67,
150  USART6_IRQn = 71,
156  OTG_HS_IRQn = 77,
157  DCMI_IRQn = 78,
158  CRYP_IRQn = 79,
160  FPU_IRQn = 81,
161  UART7_IRQn = 82,
162  UART8_IRQn = 83,
163  SPI4_IRQn = 84,
164  SPI5_IRQn = 85,
165  SPI6_IRQn = 86,
166  SAI1_IRQn = 87,
167  LTDC_IRQn = 88,
169  DMA2D_IRQn = 90,
170  SAI2_IRQn = 91,
172  LPTIM1_IRQn = 93,
173  CEC_IRQn = 94,
181  SDMMC2_IRQn = 103,
182  CAN3_TX_IRQn = 104,
186  JPEG_IRQn = 108,
187  MDIOS_IRQn = 109
188 } IRQn_Type;
189 
197 #define __CM7_REV 0x0100U
198 #define __MPU_PRESENT 1
199 #define __NVIC_PRIO_BITS 4
200 #define __Vendor_SysTickConfig 0
201 #define __FPU_PRESENT 1
202 #define __ICACHE_PRESENT 1
203 #define __DCACHE_PRESENT 1
204 #include "core_cm7.h"
207 #include "system_stm32f7xx.h"
208 #include <stdint.h>
209 
218 typedef struct
219 {
220  __IO uint32_t SR;
221  __IO uint32_t CR1;
222  __IO uint32_t CR2;
223  __IO uint32_t SMPR1;
224  __IO uint32_t SMPR2;
225  __IO uint32_t JOFR1;
226  __IO uint32_t JOFR2;
227  __IO uint32_t JOFR3;
228  __IO uint32_t JOFR4;
229  __IO uint32_t HTR;
230  __IO uint32_t LTR;
231  __IO uint32_t SQR1;
232  __IO uint32_t SQR2;
233  __IO uint32_t SQR3;
234  __IO uint32_t JSQR;
235  __IO uint32_t JDR1;
236  __IO uint32_t JDR2;
237  __IO uint32_t JDR3;
238  __IO uint32_t JDR4;
239  __IO uint32_t DR;
240 } ADC_TypeDef;
241 
242 typedef struct
243 {
244  __IO uint32_t CSR;
245  __IO uint32_t CCR;
246  __IO uint32_t CDR;
249 
250 
255 typedef struct
256 {
257  __IO uint32_t TIR;
258  __IO uint32_t TDTR;
259  __IO uint32_t TDLR;
260  __IO uint32_t TDHR;
262 
267 typedef struct
268 {
269  __IO uint32_t RIR;
270  __IO uint32_t RDTR;
271  __IO uint32_t RDLR;
272  __IO uint32_t RDHR;
274 
279 typedef struct
280 {
281  __IO uint32_t FR1;
282  __IO uint32_t FR2;
284 
289 typedef struct
290 {
291  __IO uint32_t MCR;
292  __IO uint32_t MSR;
293  __IO uint32_t TSR;
294  __IO uint32_t RF0R;
295  __IO uint32_t RF1R;
296  __IO uint32_t IER;
297  __IO uint32_t ESR;
298  __IO uint32_t BTR;
299  uint32_t RESERVED0[88];
300  CAN_TxMailBox_TypeDef sTxMailBox[3];
301  CAN_FIFOMailBox_TypeDef sFIFOMailBox[2];
302  uint32_t RESERVED1[12];
303  __IO uint32_t FMR;
304  __IO uint32_t FM1R;
305  uint32_t RESERVED2;
306  __IO uint32_t FS1R;
307  uint32_t RESERVED3;
308  __IO uint32_t FFA1R;
309  uint32_t RESERVED4;
310  __IO uint32_t FA1R;
311  uint32_t RESERVED5[8];
312  CAN_FilterRegister_TypeDef sFilterRegister[28];
313 } CAN_TypeDef;
314 
319 typedef struct
320 {
321  __IO uint32_t CR;
322  __IO uint32_t CFGR;
323  __IO uint32_t TXDR;
324  __IO uint32_t RXDR;
325  __IO uint32_t ISR;
326  __IO uint32_t IER;
327 }CEC_TypeDef;
328 
329 
334 typedef struct
335 {
336  __IO uint32_t DR;
337  __IO uint8_t IDR;
338  uint8_t RESERVED0;
339  uint16_t RESERVED1;
340  __IO uint32_t CR;
341  uint32_t RESERVED2;
342  __IO uint32_t INIT;
343  __IO uint32_t POL;
344 } CRC_TypeDef;
345 
350 typedef struct
351 {
352  __IO uint32_t CR;
353  __IO uint32_t SWTRIGR;
354  __IO uint32_t DHR12R1;
355  __IO uint32_t DHR12L1;
356  __IO uint32_t DHR8R1;
357  __IO uint32_t DHR12R2;
358  __IO uint32_t DHR12L2;
359  __IO uint32_t DHR8R2;
360  __IO uint32_t DHR12RD;
361  __IO uint32_t DHR12LD;
362  __IO uint32_t DHR8RD;
363  __IO uint32_t DOR1;
364  __IO uint32_t DOR2;
365  __IO uint32_t SR;
366 } DAC_TypeDef;
367 
371 typedef struct
372 {
373  __IO uint32_t FLTCR1;
374  __IO uint32_t FLTCR2;
375  __IO uint32_t FLTISR;
376  __IO uint32_t FLTICR;
377  __IO uint32_t FLTJCHGR;
378  __IO uint32_t FLTFCR;
379  __IO uint32_t FLTJDATAR;
380  __IO uint32_t FLTRDATAR;
381  __IO uint32_t FLTAWHTR;
382  __IO uint32_t FLTAWLTR;
383  __IO uint32_t FLTAWSR;
384  __IO uint32_t FLTAWCFR;
385  __IO uint32_t FLTEXMAX;
386  __IO uint32_t FLTEXMIN;
387  __IO uint32_t FLTCNVTIMR;
389 
393 typedef struct
394 {
395  __IO uint32_t CHCFGR1;
396  __IO uint32_t CHCFGR2;
397  __IO uint32_t CHAWSCDR;
399  __IO uint32_t CHWDATAR;
400  __IO uint32_t CHDATINR;
402 
407 typedef struct
408 {
409  __IO uint32_t IDCODE;
410  __IO uint32_t CR;
411  __IO uint32_t APB1FZ;
412  __IO uint32_t APB2FZ;
414 
419 typedef struct
420 {
421  __IO uint32_t CR;
422  __IO uint32_t SR;
423  __IO uint32_t RISR;
424  __IO uint32_t IER;
425  __IO uint32_t MISR;
426  __IO uint32_t ICR;
427  __IO uint32_t ESCR;
428  __IO uint32_t ESUR;
429  __IO uint32_t CWSTRTR;
430  __IO uint32_t CWSIZER;
431  __IO uint32_t DR;
432 } DCMI_TypeDef;
433 
438 typedef struct
439 {
440  __IO uint32_t CR;
441  __IO uint32_t NDTR;
442  __IO uint32_t PAR;
443  __IO uint32_t M0AR;
444  __IO uint32_t M1AR;
445  __IO uint32_t FCR;
447 
448 typedef struct
449 {
450  __IO uint32_t LISR;
451  __IO uint32_t HISR;
452  __IO uint32_t LIFCR;
453  __IO uint32_t HIFCR;
454 } DMA_TypeDef;
455 
456 
461 typedef struct
462 {
463  __IO uint32_t CR;
464  __IO uint32_t ISR;
465  __IO uint32_t IFCR;
466  __IO uint32_t FGMAR;
467  __IO uint32_t FGOR;
468  __IO uint32_t BGMAR;
469  __IO uint32_t BGOR;
470  __IO uint32_t FGPFCCR;
471  __IO uint32_t FGCOLR;
472  __IO uint32_t BGPFCCR;
473  __IO uint32_t BGCOLR;
474  __IO uint32_t FGCMAR;
475  __IO uint32_t BGCMAR;
476  __IO uint32_t OPFCCR;
477  __IO uint32_t OCOLR;
478  __IO uint32_t OMAR;
479  __IO uint32_t OOR;
480  __IO uint32_t NLR;
481  __IO uint32_t LWR;
482  __IO uint32_t AMTCR;
483  uint32_t RESERVED[236];
484  __IO uint32_t FGCLUT[256];
485  __IO uint32_t BGCLUT[256];
486 } DMA2D_TypeDef;
487 
488 
493 typedef struct
494 {
495  __IO uint32_t MACCR;
496  __IO uint32_t MACFFR;
497  __IO uint32_t MACHTHR;
498  __IO uint32_t MACHTLR;
499  __IO uint32_t MACMIIAR;
500  __IO uint32_t MACMIIDR;
501  __IO uint32_t MACFCR;
502  __IO uint32_t MACVLANTR; /* 8 */
503  uint32_t RESERVED0[2];
504  __IO uint32_t MACRWUFFR; /* 11 */
505  __IO uint32_t MACPMTCSR;
506  uint32_t RESERVED1[2];
507  __IO uint32_t MACSR; /* 15 */
508  __IO uint32_t MACIMR;
509  __IO uint32_t MACA0HR;
510  __IO uint32_t MACA0LR;
511  __IO uint32_t MACA1HR;
512  __IO uint32_t MACA1LR;
513  __IO uint32_t MACA2HR;
514  __IO uint32_t MACA2LR;
515  __IO uint32_t MACA3HR;
516  __IO uint32_t MACA3LR; /* 24 */
517  uint32_t RESERVED2[40];
518  __IO uint32_t MMCCR; /* 65 */
519  __IO uint32_t MMCRIR;
520  __IO uint32_t MMCTIR;
521  __IO uint32_t MMCRIMR;
522  __IO uint32_t MMCTIMR; /* 69 */
523  uint32_t RESERVED3[14];
524  __IO uint32_t MMCTGFSCCR; /* 84 */
525  __IO uint32_t MMCTGFMSCCR;
526  uint32_t RESERVED4[5];
527  __IO uint32_t MMCTGFCR;
528  uint32_t RESERVED5[10];
529  __IO uint32_t MMCRFCECR;
530  __IO uint32_t MMCRFAECR;
531  uint32_t RESERVED6[10];
532  __IO uint32_t MMCRGUFCR;
533  uint32_t RESERVED7[334];
534  __IO uint32_t PTPTSCR;
535  __IO uint32_t PTPSSIR;
536  __IO uint32_t PTPTSHR;
537  __IO uint32_t PTPTSLR;
538  __IO uint32_t PTPTSHUR;
539  __IO uint32_t PTPTSLUR;
540  __IO uint32_t PTPTSAR;
541  __IO uint32_t PTPTTHR;
542  __IO uint32_t PTPTTLR;
543  __IO uint32_t RESERVED8;
544  __IO uint32_t PTPTSSR;
545  uint32_t RESERVED9[565];
546  __IO uint32_t DMABMR;
547  __IO uint32_t DMATPDR;
548  __IO uint32_t DMARPDR;
549  __IO uint32_t DMARDLAR;
550  __IO uint32_t DMATDLAR;
551  __IO uint32_t DMASR;
552  __IO uint32_t DMAOMR;
553  __IO uint32_t DMAIER;
554  __IO uint32_t DMAMFBOCR;
555  __IO uint32_t DMARSWTR;
556  uint32_t RESERVED10[8];
557  __IO uint32_t DMACHTDR;
558  __IO uint32_t DMACHRDR;
559  __IO uint32_t DMACHTBAR;
560  __IO uint32_t DMACHRBAR;
561 } ETH_TypeDef;
562 
567 typedef struct
568 {
569  __IO uint32_t IMR;
570  __IO uint32_t EMR;
571  __IO uint32_t RTSR;
572  __IO uint32_t FTSR;
573  __IO uint32_t SWIER;
574  __IO uint32_t PR;
575 } EXTI_TypeDef;
576 
581 typedef struct
582 {
583  __IO uint32_t ACR;
584  __IO uint32_t KEYR;
585  __IO uint32_t OPTKEYR;
586  __IO uint32_t SR;
587  __IO uint32_t CR;
588  __IO uint32_t OPTCR;
589  __IO uint32_t OPTCR1;
590 } FLASH_TypeDef;
591 
592 
593 
598 typedef struct
599 {
600  __IO uint32_t BTCR[8];
602 
607 typedef struct
608 {
609  __IO uint32_t BWTR[7];
611 
616 typedef struct
617 {
618  __IO uint32_t PCR;
619  __IO uint32_t SR;
620  __IO uint32_t PMEM;
621  __IO uint32_t PATT;
622  uint32_t RESERVED0;
623  __IO uint32_t ECCR;
625 
630 typedef struct
631 {
632  __IO uint32_t SDCR[2];
633  __IO uint32_t SDTR[2];
634  __IO uint32_t SDCMR;
635  __IO uint32_t SDRTR;
636  __IO uint32_t SDSR;
638 
639 
644 typedef struct
645 {
646  __IO uint32_t MODER;
647  __IO uint32_t OTYPER;
648  __IO uint32_t OSPEEDR;
649  __IO uint32_t PUPDR;
650  __IO uint32_t IDR;
651  __IO uint32_t ODR;
652  __IO uint32_t BSRR;
653  __IO uint32_t LCKR;
654  __IO uint32_t AFR[2];
655 } GPIO_TypeDef;
656 
661 typedef struct
662 {
663  __IO uint32_t MEMRMP;
664  __IO uint32_t PMC;
665  __IO uint32_t EXTICR[4];
666  uint32_t RESERVED;
667  __IO uint32_t CBR;
668  __IO uint32_t CMPCR;
670 
675 typedef struct
676 {
677  __IO uint32_t CR1;
678  __IO uint32_t CR2;
679  __IO uint32_t OAR1;
680  __IO uint32_t OAR2;
681  __IO uint32_t TIMINGR;
682  __IO uint32_t TIMEOUTR;
683  __IO uint32_t ISR;
684  __IO uint32_t ICR;
685  __IO uint32_t PECR;
686  __IO uint32_t RXDR;
687  __IO uint32_t TXDR;
688 } I2C_TypeDef;
689 
694 typedef struct
695 {
696  __IO uint32_t KR;
697  __IO uint32_t PR;
698  __IO uint32_t RLR;
699  __IO uint32_t SR;
700  __IO uint32_t WINR;
701 } IWDG_TypeDef;
702 
703 
708 typedef struct
709 {
710  uint32_t RESERVED0[2];
711  __IO uint32_t SSCR;
712  __IO uint32_t BPCR;
713  __IO uint32_t AWCR;
714  __IO uint32_t TWCR;
715  __IO uint32_t GCR;
716  uint32_t RESERVED1[2];
717  __IO uint32_t SRCR;
718  uint32_t RESERVED2[1];
719  __IO uint32_t BCCR;
720  uint32_t RESERVED3[1];
721  __IO uint32_t IER;
722  __IO uint32_t ISR;
723  __IO uint32_t ICR;
724  __IO uint32_t LIPCR;
725  __IO uint32_t CPSR;
726  __IO uint32_t CDSR;
727 } LTDC_TypeDef;
728 
733 typedef struct
734 {
735  __IO uint32_t CR;
736  __IO uint32_t WHPCR;
737  __IO uint32_t WVPCR;
738  __IO uint32_t CKCR;
739  __IO uint32_t PFCR;
740  __IO uint32_t CACR;
741  __IO uint32_t DCCR;
742  __IO uint32_t BFCR;
743  uint32_t RESERVED0[2];
744  __IO uint32_t CFBAR;
745  __IO uint32_t CFBLR;
746  __IO uint32_t CFBLNR;
747  uint32_t RESERVED1[3];
748  __IO uint32_t CLUTWR;
751 
756 typedef struct
757 {
758  __IO uint32_t CR1;
759  __IO uint32_t CSR1;
760  __IO uint32_t CR2;
761  __IO uint32_t CSR2;
762 } PWR_TypeDef;
763 
764 
769 typedef struct
770 {
771  __IO uint32_t CR;
772  __IO uint32_t PLLCFGR;
773  __IO uint32_t CFGR;
774  __IO uint32_t CIR;
775  __IO uint32_t AHB1RSTR;
776  __IO uint32_t AHB2RSTR;
777  __IO uint32_t AHB3RSTR;
778  uint32_t RESERVED0;
779  __IO uint32_t APB1RSTR;
780  __IO uint32_t APB2RSTR;
781  uint32_t RESERVED1[2];
782  __IO uint32_t AHB1ENR;
783  __IO uint32_t AHB2ENR;
784  __IO uint32_t AHB3ENR;
785  uint32_t RESERVED2;
786  __IO uint32_t APB1ENR;
787  __IO uint32_t APB2ENR;
788  uint32_t RESERVED3[2];
789  __IO uint32_t AHB1LPENR;
790  __IO uint32_t AHB2LPENR;
791  __IO uint32_t AHB3LPENR;
792  uint32_t RESERVED4;
793  __IO uint32_t APB1LPENR;
794  __IO uint32_t APB2LPENR;
795  uint32_t RESERVED5[2];
796  __IO uint32_t BDCR;
797  __IO uint32_t CSR;
798  uint32_t RESERVED6[2];
799  __IO uint32_t SSCGR;
800  __IO uint32_t PLLI2SCFGR;
801  __IO uint32_t PLLSAICFGR;
802  __IO uint32_t DCKCFGR1;
803  __IO uint32_t DCKCFGR2;
805 } RCC_TypeDef;
806 
811 typedef struct
812 {
813  __IO uint32_t TR;
814  __IO uint32_t DR;
815  __IO uint32_t CR;
816  __IO uint32_t ISR;
817  __IO uint32_t PRER;
818  __IO uint32_t WUTR;
819  uint32_t reserved;
820  __IO uint32_t ALRMAR;
821  __IO uint32_t ALRMBR;
822  __IO uint32_t WPR;
823  __IO uint32_t SSR;
824  __IO uint32_t SHIFTR;
825  __IO uint32_t TSTR;
826  __IO uint32_t TSDR;
827  __IO uint32_t TSSSR;
828  __IO uint32_t CALR;
829  __IO uint32_t TAMPCR;
830  __IO uint32_t ALRMASSR;
831  __IO uint32_t ALRMBSSR;
832  __IO uint32_t OR;
833  __IO uint32_t BKP0R;
834  __IO uint32_t BKP1R;
835  __IO uint32_t BKP2R;
836  __IO uint32_t BKP3R;
837  __IO uint32_t BKP4R;
838  __IO uint32_t BKP5R;
839  __IO uint32_t BKP6R;
840  __IO uint32_t BKP7R;
841  __IO uint32_t BKP8R;
842  __IO uint32_t BKP9R;
843  __IO uint32_t BKP10R;
844  __IO uint32_t BKP11R;
845  __IO uint32_t BKP12R;
846  __IO uint32_t BKP13R;
847  __IO uint32_t BKP14R;
848  __IO uint32_t BKP15R;
849  __IO uint32_t BKP16R;
850  __IO uint32_t BKP17R;
851  __IO uint32_t BKP18R;
852  __IO uint32_t BKP19R;
853  __IO uint32_t BKP20R;
854  __IO uint32_t BKP21R;
855  __IO uint32_t BKP22R;
856  __IO uint32_t BKP23R;
857  __IO uint32_t BKP24R;
858  __IO uint32_t BKP25R;
859  __IO uint32_t BKP26R;
860  __IO uint32_t BKP27R;
861  __IO uint32_t BKP28R;
862  __IO uint32_t BKP29R;
863  __IO uint32_t BKP30R;
864  __IO uint32_t BKP31R;
865 } RTC_TypeDef;
866 
867 
872 typedef struct
873 {
874  __IO uint32_t GCR;
875 } SAI_TypeDef;
876 
877 typedef struct
878 {
879  __IO uint32_t CR1;
880  __IO uint32_t CR2;
881  __IO uint32_t FRCR;
882  __IO uint32_t SLOTR;
883  __IO uint32_t IMR;
884  __IO uint32_t SR;
885  __IO uint32_t CLRFR;
886  __IO uint32_t DR;
888 
893 typedef struct
894 {
895  __IO uint32_t CR;
896  __IO uint32_t IMR;
897  __IO uint32_t SR;
898  __IO uint32_t IFCR;
899  __IO uint32_t DR;
900  __IO uint32_t CSR;
901  __IO uint32_t DIR;
903 
904 
909 typedef struct
910 {
911  __IO uint32_t POWER;
912  __IO uint32_t CLKCR;
913  __IO uint32_t ARG;
914  __IO uint32_t CMD;
915  __I uint32_t RESPCMD;
916  __I uint32_t RESP1;
917  __I uint32_t RESP2;
918  __I uint32_t RESP3;
919  __I uint32_t RESP4;
920  __IO uint32_t DTIMER;
921  __IO uint32_t DLEN;
922  __IO uint32_t DCTRL;
923  __I uint32_t DCOUNT;
924  __I uint32_t STA;
925  __IO uint32_t ICR;
926  __IO uint32_t MASK;
927  uint32_t RESERVED0[2];
928  __I uint32_t FIFOCNT;
929  uint32_t RESERVED1[13];
930  __IO uint32_t FIFO;
931 } SDMMC_TypeDef;
932 
937 typedef struct
938 {
939  __IO uint32_t CR1;
940  __IO uint32_t CR2;
941  __IO uint32_t SR;
942  __IO uint32_t DR;
943  __IO uint32_t CRCPR;
944  __IO uint32_t RXCRCR;
945  __IO uint32_t TXCRCR;
946  __IO uint32_t I2SCFGR;
947  __IO uint32_t I2SPR;
948 } SPI_TypeDef;
949 
954 typedef struct
955 {
956  __IO uint32_t CR;
957  __IO uint32_t DCR;
958  __IO uint32_t SR;
959  __IO uint32_t FCR;
960  __IO uint32_t DLR;
961  __IO uint32_t CCR;
962  __IO uint32_t AR;
963  __IO uint32_t ABR;
964  __IO uint32_t DR;
965  __IO uint32_t PSMKR;
966  __IO uint32_t PSMAR;
967  __IO uint32_t PIR;
968  __IO uint32_t LPTR;
970 
975 typedef struct
976 {
977  __IO uint32_t CR1;
978  __IO uint32_t CR2;
979  __IO uint32_t SMCR;
980  __IO uint32_t DIER;
981  __IO uint32_t SR;
982  __IO uint32_t EGR;
983  __IO uint32_t CCMR1;
984  __IO uint32_t CCMR2;
985  __IO uint32_t CCER;
986  __IO uint32_t CNT;
987  __IO uint32_t PSC;
988  __IO uint32_t ARR;
989  __IO uint32_t RCR;
990  __IO uint32_t CCR1;
991  __IO uint32_t CCR2;
992  __IO uint32_t CCR3;
993  __IO uint32_t CCR4;
994  __IO uint32_t BDTR;
995  __IO uint32_t DCR;
996  __IO uint32_t DMAR;
997  __IO uint32_t OR;
998  __IO uint32_t CCMR3;
999  __IO uint32_t CCR5;
1000  __IO uint32_t CCR6;
1001  __IO uint32_t AF1;
1002  __IO uint32_t AF2;
1004 } TIM_TypeDef;
1005 
1009 typedef struct
1010 {
1011  __IO uint32_t ISR;
1012  __IO uint32_t ICR;
1013  __IO uint32_t IER;
1014  __IO uint32_t CFGR;
1015  __IO uint32_t CR;
1016  __IO uint32_t CMP;
1017  __IO uint32_t ARR;
1018  __IO uint32_t CNT;
1019 } LPTIM_TypeDef;
1020 
1021 
1026 typedef struct
1027 {
1028  __IO uint32_t CR1;
1029  __IO uint32_t CR2;
1030  __IO uint32_t CR3;
1031  __IO uint32_t BRR;
1032  __IO uint32_t GTPR;
1033  __IO uint32_t RTOR;
1034  __IO uint32_t RQR;
1035  __IO uint32_t ISR;
1036  __IO uint32_t ICR;
1037  __IO uint32_t RDR;
1038  __IO uint32_t TDR;
1039 } USART_TypeDef;
1040 
1041 
1046 typedef struct
1047 {
1048  __IO uint32_t CR;
1049  __IO uint32_t CFR;
1050  __IO uint32_t SR;
1051 } WWDG_TypeDef;
1052 
1057 typedef struct
1058 {
1059  __IO uint32_t CR;
1060  __IO uint32_t SR;
1061  __IO uint32_t DR;
1062  __IO uint32_t DOUT;
1063  __IO uint32_t DMACR;
1064  __IO uint32_t IMSCR;
1065  __IO uint32_t RISR;
1066  __IO uint32_t MISR;
1067  __IO uint32_t K0LR;
1068  __IO uint32_t K0RR;
1069  __IO uint32_t K1LR;
1070  __IO uint32_t K1RR;
1071  __IO uint32_t K2LR;
1072  __IO uint32_t K2RR;
1073  __IO uint32_t K3LR;
1074  __IO uint32_t K3RR;
1075  __IO uint32_t IV0LR;
1076  __IO uint32_t IV0RR;
1077  __IO uint32_t IV1LR;
1078  __IO uint32_t IV1RR;
1079  __IO uint32_t CSGCMCCM0R;
1080  __IO uint32_t CSGCMCCM1R;
1081  __IO uint32_t CSGCMCCM2R;
1082  __IO uint32_t CSGCMCCM3R;
1083  __IO uint32_t CSGCMCCM4R;
1084  __IO uint32_t CSGCMCCM5R;
1085  __IO uint32_t CSGCMCCM6R;
1086  __IO uint32_t CSGCMCCM7R;
1087  __IO uint32_t CSGCM0R;
1088  __IO uint32_t CSGCM1R;
1089  __IO uint32_t CSGCM2R;
1090  __IO uint32_t CSGCM3R;
1091  __IO uint32_t CSGCM4R;
1092  __IO uint32_t CSGCM5R;
1093  __IO uint32_t CSGCM6R;
1094  __IO uint32_t CSGCM7R;
1095 } CRYP_TypeDef;
1096 
1101 typedef struct
1102 {
1103  __IO uint32_t CR;
1104  __IO uint32_t DIN;
1105  __IO uint32_t STR;
1106  __IO uint32_t HR[5];
1107  __IO uint32_t IMR;
1108  __IO uint32_t SR;
1109  uint32_t RESERVED[52];
1110  __IO uint32_t CSR[54];
1111 } HASH_TypeDef;
1112 
1117 typedef struct
1118 {
1119  __IO uint32_t HR[8];
1121 
1126 typedef struct
1127 {
1128  __IO uint32_t CR;
1129  __IO uint32_t SR;
1130  __IO uint32_t DR;
1131 } RNG_TypeDef;
1132 
1140 typedef struct
1141 {
1142  __IO uint32_t GOTGCTL;
1143  __IO uint32_t GOTGINT;
1144  __IO uint32_t GAHBCFG;
1145  __IO uint32_t GUSBCFG;
1146  __IO uint32_t GRSTCTL;
1147  __IO uint32_t GINTSTS;
1148  __IO uint32_t GINTMSK;
1149  __IO uint32_t GRXSTSR;
1150  __IO uint32_t GRXSTSP;
1151  __IO uint32_t GRXFSIZ;
1152  __IO uint32_t DIEPTXF0_HNPTXFSIZ;
1153  __IO uint32_t HNPTXSTS;
1154  uint32_t Reserved30[2];
1155  __IO uint32_t GCCFG;
1156  __IO uint32_t CID;
1157  uint32_t Reserved5[3];
1158  __IO uint32_t GHWCFG3;
1159  uint32_t Reserved6;
1160  __IO uint32_t GLPMCFG;
1161  __IO uint32_t GPWRDN;
1162  __IO uint32_t GDFIFOCFG;
1163  __IO uint32_t GADPCTL;
1164  uint32_t Reserved43[39];
1165  __IO uint32_t HPTXFSIZ;
1166  __IO uint32_t DIEPTXF[0x0F];
1168 
1169 
1173 typedef struct
1174 {
1175  __IO uint32_t DCFG;
1176  __IO uint32_t DCTL;
1177  __IO uint32_t DSTS;
1178  uint32_t Reserved0C;
1179  __IO uint32_t DIEPMSK;
1180  __IO uint32_t DOEPMSK;
1181  __IO uint32_t DAINT;
1182  __IO uint32_t DAINTMSK;
1183  uint32_t Reserved20;
1184  uint32_t Reserved9;
1185  __IO uint32_t DVBUSDIS;
1186  __IO uint32_t DVBUSPULSE;
1187  __IO uint32_t DTHRCTL;
1188  __IO uint32_t DIEPEMPMSK;
1189  __IO uint32_t DEACHINT;
1190  __IO uint32_t DEACHMSK;
1191  uint32_t Reserved40;
1192  __IO uint32_t DINEP1MSK;
1193  uint32_t Reserved44[15];
1194  __IO uint32_t DOUTEP1MSK;
1196 
1197 
1201 typedef struct
1202 {
1203  __IO uint32_t DIEPCTL;
1204  uint32_t Reserved04;
1205  __IO uint32_t DIEPINT;
1206  uint32_t Reserved0C;
1207  __IO uint32_t DIEPTSIZ;
1208  __IO uint32_t DIEPDMA;
1209  __IO uint32_t DTXFSTS;
1210  uint32_t Reserved18;
1212 
1213 
1217 typedef struct
1218 {
1219  __IO uint32_t DOEPCTL;
1220  uint32_t Reserved04;
1221  __IO uint32_t DOEPINT;
1222  uint32_t Reserved0C;
1223  __IO uint32_t DOEPTSIZ;
1224  __IO uint32_t DOEPDMA;
1225  uint32_t Reserved18[2];
1227 
1228 
1232 typedef struct
1233 {
1234  __IO uint32_t HCFG;
1235  __IO uint32_t HFIR;
1236  __IO uint32_t HFNUM;
1237  uint32_t Reserved40C;
1238  __IO uint32_t HPTXSTS;
1239  __IO uint32_t HAINT;
1240  __IO uint32_t HAINTMSK;
1242 
1246 typedef struct
1247 {
1248  __IO uint32_t HCCHAR;
1249  __IO uint32_t HCSPLT;
1250  __IO uint32_t HCINT;
1251  __IO uint32_t HCINTMSK;
1252  __IO uint32_t HCTSIZ;
1253  __IO uint32_t HCDMA;
1254  uint32_t Reserved[2];
1263 typedef struct
1264 {
1265  __IO uint32_t CONFR0;
1266  __IO uint32_t CONFR1;
1267  __IO uint32_t CONFR2;
1268  __IO uint32_t CONFR3;
1269  __IO uint32_t CONFR4;
1270  __IO uint32_t CONFR5;
1271  __IO uint32_t CONFR6;
1272  __IO uint32_t CONFR7;
1273  uint32_t Reserved20[4]; /* Reserved Address offset: 20h-2Ch */
1274  __IO uint32_t CR;
1275  __IO uint32_t SR;
1276  __IO uint32_t CFR;
1277  uint32_t Reserved3c; /* Reserved Address offset: 3Ch */
1278  __IO uint32_t DIR;
1279  __IO uint32_t DOR;
1280  uint32_t Reserved48[2]; /* Reserved Address offset: 48h-4Ch */
1281  __IO uint32_t QMEM0[16];
1282  __IO uint32_t QMEM1[16];
1283  __IO uint32_t QMEM2[16];
1284  __IO uint32_t QMEM3[16];
1285  __IO uint32_t HUFFMIN[16];
1286  __IO uint32_t HUFFBASE[32];
1287  __IO uint32_t HUFFSYMB[84];
1288  __IO uint32_t DHTMEM[103];
1289  uint32_t Reserved4FC; /* Reserved Address offset: 4FCh */
1290  __IO uint32_t HUFFENC_AC0[88];
1291  __IO uint32_t HUFFENC_AC1[88];
1292  __IO uint32_t HUFFENC_DC0[8];
1293  __IO uint32_t HUFFENC_DC1[8];
1295 } JPEG_TypeDef;
1296 
1301 typedef struct
1302 {
1303  __IO uint32_t CR;
1304  __IO uint32_t WRFR;
1305  __IO uint32_t CWRFR;
1306  __IO uint32_t RDFR;
1307  __IO uint32_t CRDFR;
1308  __IO uint32_t SR;
1309  __IO uint32_t CLRFR;
1310  uint32_t RESERVED0[57]; /* Reserved Address offset: 1Ch */
1311  __IO uint32_t DINR0;
1312  __IO uint32_t DINR1;
1313  __IO uint32_t DINR2;
1314  __IO uint32_t DINR3;
1315  __IO uint32_t DINR4;
1316  __IO uint32_t DINR5;
1317  __IO uint32_t DINR6;
1318  __IO uint32_t DINR7;
1319  __IO uint32_t DINR8;
1320  __IO uint32_t DINR9;
1321  __IO uint32_t DINR10;
1322  __IO uint32_t DINR11;
1323  __IO uint32_t DINR12;
1324  __IO uint32_t DINR13;
1325  __IO uint32_t DINR14;
1326  __IO uint32_t DINR15;
1327  __IO uint32_t DINR16;
1328  __IO uint32_t DINR17;
1329  __IO uint32_t DINR18;
1330  __IO uint32_t DINR19;
1331  __IO uint32_t DINR20;
1332  __IO uint32_t DINR21;
1333  __IO uint32_t DINR22;
1334  __IO uint32_t DINR23;
1335  __IO uint32_t DINR24;
1336  __IO uint32_t DINR25;
1337  __IO uint32_t DINR26;
1338  __IO uint32_t DINR27;
1339  __IO uint32_t DINR28;
1340  __IO uint32_t DINR29;
1341  __IO uint32_t DINR30;
1342  __IO uint32_t DINR31;
1343  __IO uint32_t DOUTR0;
1344  __IO uint32_t DOUTR1;
1345  __IO uint32_t DOUTR2;
1346  __IO uint32_t DOUTR3;
1347  __IO uint32_t DOUTR4;
1348  __IO uint32_t DOUTR5;
1349  __IO uint32_t DOUTR6;
1350  __IO uint32_t DOUTR7;
1351  __IO uint32_t DOUTR8;
1352  __IO uint32_t DOUTR9;
1353  __IO uint32_t DOUTR10;
1354  __IO uint32_t DOUTR11;
1355  __IO uint32_t DOUTR12;
1356  __IO uint32_t DOUTR13;
1357  __IO uint32_t DOUTR14;
1358  __IO uint32_t DOUTR15;
1359  __IO uint32_t DOUTR16;
1360  __IO uint32_t DOUTR17;
1361  __IO uint32_t DOUTR18;
1362  __IO uint32_t DOUTR19;
1363  __IO uint32_t DOUTR20;
1364  __IO uint32_t DOUTR21;
1365  __IO uint32_t DOUTR22;
1366  __IO uint32_t DOUTR23;
1367  __IO uint32_t DOUTR24;
1368  __IO uint32_t DOUTR25;
1369  __IO uint32_t DOUTR26;
1370  __IO uint32_t DOUTR27;
1371  __IO uint32_t DOUTR28;
1372  __IO uint32_t DOUTR29;
1373  __IO uint32_t DOUTR30;
1374  __IO uint32_t DOUTR31;
1375 } MDIOS_TypeDef;
1376 
1377 
1381 #define RAMITCM_BASE 0x00000000U
1382 #define FLASHITCM_BASE 0x00200000U
1383 #define FLASHAXI_BASE 0x08000000U
1384 #define RAMDTCM_BASE 0x20000000U
1385 #define PERIPH_BASE 0x40000000U
1386 #define BKPSRAM_BASE 0x40024000U
1387 #define QSPI_BASE 0x90000000U
1388 #define FMC_R_BASE 0xA0000000U
1389 #define QSPI_R_BASE 0xA0001000U
1390 #define SRAM1_BASE 0x20020000U
1391 #define SRAM2_BASE 0x2007C000U
1392 #define FLASH_END 0x081FFFFFU
1394 /* Legacy define */
1395 #define FLASH_BASE FLASHAXI_BASE
1396 
1398 #define APB1PERIPH_BASE PERIPH_BASE
1399 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
1400 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
1401 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000U)
1402 
1404 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
1405 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U)
1406 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U)
1407 #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
1408 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
1409 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
1410 #define TIM12_BASE (APB1PERIPH_BASE + 0x1800U)
1411 #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00U)
1412 #define TIM14_BASE (APB1PERIPH_BASE + 0x2000U)
1413 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x2400U)
1414 #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
1415 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
1416 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
1417 #define CAN3_BASE (APB1PERIPH_BASE + 0x3400U)
1418 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
1419 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
1420 #define SPDIFRX_BASE (APB1PERIPH_BASE + 0x4000U)
1421 #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
1422 #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
1423 #define UART4_BASE (APB1PERIPH_BASE + 0x4C00U)
1424 #define UART5_BASE (APB1PERIPH_BASE + 0x5000U)
1425 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
1426 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
1427 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
1428 #define I2C4_BASE (APB1PERIPH_BASE + 0x6000U)
1429 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
1430 #define CAN2_BASE (APB1PERIPH_BASE + 0x6800U)
1431 #define CEC_BASE (APB1PERIPH_BASE + 0x6C00U)
1432 #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
1433 #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
1434 #define UART7_BASE (APB1PERIPH_BASE + 0x7800U)
1435 #define UART8_BASE (APB1PERIPH_BASE + 0x7C00U)
1436 
1438 #define TIM1_BASE (APB2PERIPH_BASE + 0x0000U)
1439 #define TIM8_BASE (APB2PERIPH_BASE + 0x0400U)
1440 #define USART1_BASE (APB2PERIPH_BASE + 0x1000U)
1441 #define USART6_BASE (APB2PERIPH_BASE + 0x1400U)
1442 #define SDMMC2_BASE (APB2PERIPH_BASE + 0x1C00U)
1443 #define ADC1_BASE (APB2PERIPH_BASE + 0x2000U)
1444 #define ADC2_BASE (APB2PERIPH_BASE + 0x2100U)
1445 #define ADC3_BASE (APB2PERIPH_BASE + 0x2200U)
1446 #define ADC_BASE (APB2PERIPH_BASE + 0x2300U)
1447 #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2C00U)
1448 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
1449 #define SPI4_BASE (APB2PERIPH_BASE + 0x3400U)
1450 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800U)
1451 #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00U)
1452 #define TIM9_BASE (APB2PERIPH_BASE + 0x4000U)
1453 #define TIM10_BASE (APB2PERIPH_BASE + 0x4400U)
1454 #define TIM11_BASE (APB2PERIPH_BASE + 0x4800U)
1455 #define SPI5_BASE (APB2PERIPH_BASE + 0x5000U)
1456 #define SPI6_BASE (APB2PERIPH_BASE + 0x5400U)
1457 #define SAI1_BASE (APB2PERIPH_BASE + 0x5800U)
1458 #define SAI2_BASE (APB2PERIPH_BASE + 0x5C00U)
1459 #define SAI1_Block_A_BASE (SAI1_BASE + 0x004U)
1460 #define SAI1_Block_B_BASE (SAI1_BASE + 0x024U)
1461 #define SAI2_Block_A_BASE (SAI2_BASE + 0x004U)
1462 #define SAI2_Block_B_BASE (SAI2_BASE + 0x024U)
1463 #define LTDC_BASE (APB2PERIPH_BASE + 0x6800U)
1464 #define LTDC_Layer1_BASE (LTDC_BASE + 0x84U)
1465 #define LTDC_Layer2_BASE (LTDC_BASE + 0x104U)
1466 #define DFSDM1_BASE (APB2PERIPH_BASE + 0x7400U)
1467 #define DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00U)
1468 #define DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20U)
1469 #define DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40U)
1470 #define DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60U)
1471 #define DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80U)
1472 #define DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0U)
1473 #define DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0U)
1474 #define DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0U)
1475 #define DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100U)
1476 #define DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180U)
1477 #define DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200U)
1478 #define DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280U)
1479 #define MDIOS_BASE (APB2PERIPH_BASE + 0x7800U)
1480 
1481 #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000U)
1482 #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400U)
1483 #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800U)
1484 #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00U)
1485 #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000U)
1486 #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400U)
1487 #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800U)
1488 #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00U)
1489 #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000U)
1490 #define GPIOJ_BASE (AHB1PERIPH_BASE + 0x2400U)
1491 #define GPIOK_BASE (AHB1PERIPH_BASE + 0x2800U)
1492 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
1493 #define RCC_BASE (AHB1PERIPH_BASE + 0x3800U)
1494 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00U)
1495 #define UID_BASE 0x1FF0F420U
1496 #define FLASHSIZE_BASE 0x1FF0F442U
1497 #define PACKAGESIZE_BASE 0x1FFF7BF0U
1498 #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000U)
1499 #define DMA1_Stream0_BASE (DMA1_BASE + 0x010U)
1500 #define DMA1_Stream1_BASE (DMA1_BASE + 0x028U)
1501 #define DMA1_Stream2_BASE (DMA1_BASE + 0x040U)
1502 #define DMA1_Stream3_BASE (DMA1_BASE + 0x058U)
1503 #define DMA1_Stream4_BASE (DMA1_BASE + 0x070U)
1504 #define DMA1_Stream5_BASE (DMA1_BASE + 0x088U)
1505 #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0U)
1506 #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8U)
1507 #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400U)
1508 #define DMA2_Stream0_BASE (DMA2_BASE + 0x010U)
1509 #define DMA2_Stream1_BASE (DMA2_BASE + 0x028U)
1510 #define DMA2_Stream2_BASE (DMA2_BASE + 0x040U)
1511 #define DMA2_Stream3_BASE (DMA2_BASE + 0x058U)
1512 #define DMA2_Stream4_BASE (DMA2_BASE + 0x070U)
1513 #define DMA2_Stream5_BASE (DMA2_BASE + 0x088U)
1514 #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0U)
1515 #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8U)
1516 #define ETH_BASE (AHB1PERIPH_BASE + 0x8000U)
1517 #define ETH_MAC_BASE (ETH_BASE)
1518 #define ETH_MMC_BASE (ETH_BASE + 0x0100U)
1519 #define ETH_PTP_BASE (ETH_BASE + 0x0700U)
1520 #define ETH_DMA_BASE (ETH_BASE + 0x1000U)
1521 #define DMA2D_BASE (AHB1PERIPH_BASE + 0xB000U)
1522 
1523 #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000U)
1524 #define JPEG_BASE (AHB2PERIPH_BASE + 0x51000U)
1525 #define CRYP_BASE (AHB2PERIPH_BASE + 0x60000U)
1526 #define HASH_BASE (AHB2PERIPH_BASE + 0x60400U)
1527 #define HASH_DIGEST_BASE (AHB2PERIPH_BASE + 0x60710U)
1528 #define RNG_BASE (AHB2PERIPH_BASE + 0x60800U)
1529 
1530 #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000U)
1531 #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104U)
1532 #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080U)
1533 #define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140U)
1534 
1535 /* Debug MCU registers base address */
1536 #define DBGMCU_BASE 0xE0042000U
1537 
1539 #define USB_OTG_HS_PERIPH_BASE 0x40040000U
1540 #define USB_OTG_FS_PERIPH_BASE 0x50000000U
1541 
1542 #define USB_OTG_GLOBAL_BASE 0x000U
1543 #define USB_OTG_DEVICE_BASE 0x800U
1544 #define USB_OTG_IN_ENDPOINT_BASE 0x900U
1545 #define USB_OTG_OUT_ENDPOINT_BASE 0xB00U
1546 #define USB_OTG_EP_REG_SIZE 0x20U
1547 #define USB_OTG_HOST_BASE 0x400U
1548 #define USB_OTG_HOST_PORT_BASE 0x440U
1549 #define USB_OTG_HOST_CHANNEL_BASE 0x500U
1550 #define USB_OTG_HOST_CHANNEL_SIZE 0x20U
1551 #define USB_OTG_PCGCCTL_BASE 0xE00U
1552 #define USB_OTG_FIFO_BASE 0x1000U
1553 #define USB_OTG_FIFO_SIZE 0x1000U
1554 
1562 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
1563 #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
1564 #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
1565 #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
1566 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
1567 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
1568 #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
1569 #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
1570 #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
1571 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
1572 #define RTC ((RTC_TypeDef *) RTC_BASE)
1573 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
1574 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
1575 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
1576 #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
1577 #define SPDIFRX ((SPDIFRX_TypeDef *) SPDIFRX_BASE)
1578 #define USART2 ((USART_TypeDef *) USART2_BASE)
1579 #define USART3 ((USART_TypeDef *) USART3_BASE)
1580 #define UART4 ((USART_TypeDef *) UART4_BASE)
1581 #define UART5 ((USART_TypeDef *) UART5_BASE)
1582 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
1583 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
1584 #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
1585 #define I2C4 ((I2C_TypeDef *) I2C4_BASE)
1586 #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
1587 #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
1588 #define CEC ((CEC_TypeDef *) CEC_BASE)
1589 #define PWR ((PWR_TypeDef *) PWR_BASE)
1590 #define DAC ((DAC_TypeDef *) DAC_BASE)
1591 #define UART7 ((USART_TypeDef *) UART7_BASE)
1592 #define UART8 ((USART_TypeDef *) UART8_BASE)
1593 #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
1594 #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
1595 #define USART1 ((USART_TypeDef *) USART1_BASE)
1596 #define USART6 ((USART_TypeDef *) USART6_BASE)
1597 #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
1598 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
1599 #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
1600 #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
1601 #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
1602 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
1603 #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
1604 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
1605 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
1606 #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
1607 #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
1608 #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
1609 #define SPI5 ((SPI_TypeDef *) SPI5_BASE)
1610 #define SPI6 ((SPI_TypeDef *) SPI6_BASE)
1611 #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
1612 #define SAI2 ((SAI_TypeDef *) SAI2_BASE)
1613 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
1614 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
1615 #define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
1616 #define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
1617 #define LTDC ((LTDC_TypeDef *)LTDC_BASE)
1618 #define LTDC_Layer1 ((LTDC_Layer_TypeDef *)LTDC_Layer1_BASE)
1619 #define LTDC_Layer2 ((LTDC_Layer_TypeDef *)LTDC_Layer2_BASE)
1620 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
1621 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
1622 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
1623 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
1624 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
1625 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
1626 #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
1627 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
1628 #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
1629 #define GPIOJ ((GPIO_TypeDef *) GPIOJ_BASE)
1630 #define GPIOK ((GPIO_TypeDef *) GPIOK_BASE)
1631 #define CRC ((CRC_TypeDef *) CRC_BASE)
1632 #define RCC ((RCC_TypeDef *) RCC_BASE)
1633 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
1634 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
1635 #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
1636 #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
1637 #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
1638 #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
1639 #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
1640 #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
1641 #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
1642 #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
1643 #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
1644 #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
1645 #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
1646 #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
1647 #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
1648 #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
1649 #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
1650 #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
1651 #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
1652 #define ETH ((ETH_TypeDef *) ETH_BASE)
1653 #define DMA2D ((DMA2D_TypeDef *)DMA2D_BASE)
1654 #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
1655 #define CRYP ((CRYP_TypeDef *) CRYP_BASE)
1656 #define HASH ((HASH_TypeDef *) HASH_BASE)
1657 #define HASH_DIGEST ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE)
1658 #define RNG ((RNG_TypeDef *) RNG_BASE)
1659 #define FMC_Bank1 ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
1660 #define FMC_Bank1E ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
1661 #define FMC_Bank3 ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
1662 #define FMC_Bank5_6 ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE)
1663 #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
1664 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
1665 #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
1666 #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE)
1667 #define CAN3 ((CAN_TypeDef *) CAN3_BASE)
1668 #define SDMMC2 ((SDMMC_TypeDef *) SDMMC2_BASE)
1669 #define MDIOS ((MDIOS_TypeDef *) MDIOS_BASE)
1670 #define DFSDM1_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel0_BASE)
1671 #define DFSDM1_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel1_BASE)
1672 #define DFSDM1_Channel2 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel2_BASE)
1673 #define DFSDM1_Channel3 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel3_BASE)
1674 #define DFSDM1_Channel4 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel4_BASE)
1675 #define DFSDM1_Channel5 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel5_BASE)
1676 #define DFSDM1_Channel6 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel6_BASE)
1677 #define DFSDM1_Channel7 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel7_BASE)
1678 #define DFSDM1_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter0_BASE)
1679 #define DFSDM1_Filter1 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter1_BASE)
1680 #define DFSDM1_Filter2 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter2_BASE)
1681 #define DFSDM1_Filter3 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter3_BASE)
1682 #define JPEG ((JPEG_TypeDef *) JPEG_BASE)
1683 
1696 /******************************************************************************/
1697 /* Peripheral Registers_Bits_Definition */
1698 /******************************************************************************/
1699 
1700 /******************************************************************************/
1701 /* */
1702 /* Analog to Digital Converter */
1703 /* */
1704 /******************************************************************************/
1705 /******************** Bit definition for ADC_SR register ********************/
1706 #define ADC_SR_AWD 0x00000001U
1707 #define ADC_SR_EOC 0x00000002U
1708 #define ADC_SR_JEOC 0x00000004U
1709 #define ADC_SR_JSTRT 0x00000008U
1710 #define ADC_SR_STRT 0x00000010U
1711 #define ADC_SR_OVR 0x00000020U
1713 /******************* Bit definition for ADC_CR1 register ********************/
1714 #define ADC_CR1_AWDCH 0x0000001FU
1715 #define ADC_CR1_AWDCH_0 0x00000001U
1716 #define ADC_CR1_AWDCH_1 0x00000002U
1717 #define ADC_CR1_AWDCH_2 0x00000004U
1718 #define ADC_CR1_AWDCH_3 0x00000008U
1719 #define ADC_CR1_AWDCH_4 0x00000010U
1720 #define ADC_CR1_EOCIE 0x00000020U
1721 #define ADC_CR1_AWDIE 0x00000040U
1722 #define ADC_CR1_JEOCIE 0x00000080U
1723 #define ADC_CR1_SCAN 0x00000100U
1724 #define ADC_CR1_AWDSGL 0x00000200U
1725 #define ADC_CR1_JAUTO 0x00000400U
1726 #define ADC_CR1_DISCEN 0x00000800U
1727 #define ADC_CR1_JDISCEN 0x00001000U
1728 #define ADC_CR1_DISCNUM 0x0000E000U
1729 #define ADC_CR1_DISCNUM_0 0x00002000U
1730 #define ADC_CR1_DISCNUM_1 0x00004000U
1731 #define ADC_CR1_DISCNUM_2 0x00008000U
1732 #define ADC_CR1_JAWDEN 0x00400000U
1733 #define ADC_CR1_AWDEN 0x00800000U
1734 #define ADC_CR1_RES 0x03000000U
1735 #define ADC_CR1_RES_0 0x01000000U
1736 #define ADC_CR1_RES_1 0x02000000U
1737 #define ADC_CR1_OVRIE 0x04000000U
1739 /******************* Bit definition for ADC_CR2 register ********************/
1740 #define ADC_CR2_ADON 0x00000001U
1741 #define ADC_CR2_CONT 0x00000002U
1742 #define ADC_CR2_DMA 0x00000100U
1743 #define ADC_CR2_DDS 0x00000200U
1744 #define ADC_CR2_EOCS 0x00000400U
1745 #define ADC_CR2_ALIGN 0x00000800U
1746 #define ADC_CR2_JEXTSEL 0x000F0000U
1747 #define ADC_CR2_JEXTSEL_0 0x00010000U
1748 #define ADC_CR2_JEXTSEL_1 0x00020000U
1749 #define ADC_CR2_JEXTSEL_2 0x00040000U
1750 #define ADC_CR2_JEXTSEL_3 0x00080000U
1751 #define ADC_CR2_JEXTEN 0x00300000U
1752 #define ADC_CR2_JEXTEN_0 0x00100000U
1753 #define ADC_CR2_JEXTEN_1 0x00200000U
1754 #define ADC_CR2_JSWSTART 0x00400000U
1755 #define ADC_CR2_EXTSEL 0x0F000000U
1756 #define ADC_CR2_EXTSEL_0 0x01000000U
1757 #define ADC_CR2_EXTSEL_1 0x02000000U
1758 #define ADC_CR2_EXTSEL_2 0x04000000U
1759 #define ADC_CR2_EXTSEL_3 0x08000000U
1760 #define ADC_CR2_EXTEN 0x30000000U
1761 #define ADC_CR2_EXTEN_0 0x10000000U
1762 #define ADC_CR2_EXTEN_1 0x20000000U
1763 #define ADC_CR2_SWSTART 0x40000000U
1765 /****************** Bit definition for ADC_SMPR1 register *******************/
1766 #define ADC_SMPR1_SMP10 0x00000007U
1767 #define ADC_SMPR1_SMP10_0 0x00000001U
1768 #define ADC_SMPR1_SMP10_1 0x00000002U
1769 #define ADC_SMPR1_SMP10_2 0x00000004U
1770 #define ADC_SMPR1_SMP11 0x00000038U
1771 #define ADC_SMPR1_SMP11_0 0x00000008U
1772 #define ADC_SMPR1_SMP11_1 0x00000010U
1773 #define ADC_SMPR1_SMP11_2 0x00000020U
1774 #define ADC_SMPR1_SMP12 0x000001C0U
1775 #define ADC_SMPR1_SMP12_0 0x00000040U
1776 #define ADC_SMPR1_SMP12_1 0x00000080U
1777 #define ADC_SMPR1_SMP12_2 0x00000100U
1778 #define ADC_SMPR1_SMP13 0x00000E00U
1779 #define ADC_SMPR1_SMP13_0 0x00000200U
1780 #define ADC_SMPR1_SMP13_1 0x00000400U
1781 #define ADC_SMPR1_SMP13_2 0x00000800U
1782 #define ADC_SMPR1_SMP14 0x00007000U
1783 #define ADC_SMPR1_SMP14_0 0x00001000U
1784 #define ADC_SMPR1_SMP14_1 0x00002000U
1785 #define ADC_SMPR1_SMP14_2 0x00004000U
1786 #define ADC_SMPR1_SMP15 0x00038000U
1787 #define ADC_SMPR1_SMP15_0 0x00008000U
1788 #define ADC_SMPR1_SMP15_1 0x00010000U
1789 #define ADC_SMPR1_SMP15_2 0x00020000U
1790 #define ADC_SMPR1_SMP16 0x001C0000U
1791 #define ADC_SMPR1_SMP16_0 0x00040000U
1792 #define ADC_SMPR1_SMP16_1 0x00080000U
1793 #define ADC_SMPR1_SMP16_2 0x00100000U
1794 #define ADC_SMPR1_SMP17 0x00E00000U
1795 #define ADC_SMPR1_SMP17_0 0x00200000U
1796 #define ADC_SMPR1_SMP17_1 0x00400000U
1797 #define ADC_SMPR1_SMP17_2 0x00800000U
1798 #define ADC_SMPR1_SMP18 0x07000000U
1799 #define ADC_SMPR1_SMP18_0 0x01000000U
1800 #define ADC_SMPR1_SMP18_1 0x02000000U
1801 #define ADC_SMPR1_SMP18_2 0x04000000U
1803 /****************** Bit definition for ADC_SMPR2 register *******************/
1804 #define ADC_SMPR2_SMP0 0x00000007U
1805 #define ADC_SMPR2_SMP0_0 0x00000001U
1806 #define ADC_SMPR2_SMP0_1 0x00000002U
1807 #define ADC_SMPR2_SMP0_2 0x00000004U
1808 #define ADC_SMPR2_SMP1 0x00000038U
1809 #define ADC_SMPR2_SMP1_0 0x00000008U
1810 #define ADC_SMPR2_SMP1_1 0x00000010U
1811 #define ADC_SMPR2_SMP1_2 0x00000020U
1812 #define ADC_SMPR2_SMP2 0x000001C0U
1813 #define ADC_SMPR2_SMP2_0 0x00000040U
1814 #define ADC_SMPR2_SMP2_1 0x00000080U
1815 #define ADC_SMPR2_SMP2_2 0x00000100U
1816 #define ADC_SMPR2_SMP3 0x00000E00U
1817 #define ADC_SMPR2_SMP3_0 0x00000200U
1818 #define ADC_SMPR2_SMP3_1 0x00000400U
1819 #define ADC_SMPR2_SMP3_2 0x00000800U
1820 #define ADC_SMPR2_SMP4 0x00007000U
1821 #define ADC_SMPR2_SMP4_0 0x00001000U
1822 #define ADC_SMPR2_SMP4_1 0x00002000U
1823 #define ADC_SMPR2_SMP4_2 0x00004000U
1824 #define ADC_SMPR2_SMP5 0x00038000U
1825 #define ADC_SMPR2_SMP5_0 0x00008000U
1826 #define ADC_SMPR2_SMP5_1 0x00010000U
1827 #define ADC_SMPR2_SMP5_2 0x00020000U
1828 #define ADC_SMPR2_SMP6 0x001C0000U
1829 #define ADC_SMPR2_SMP6_0 0x00040000U
1830 #define ADC_SMPR2_SMP6_1 0x00080000U
1831 #define ADC_SMPR2_SMP6_2 0x00100000U
1832 #define ADC_SMPR2_SMP7 0x00E00000U
1833 #define ADC_SMPR2_SMP7_0 0x00200000U
1834 #define ADC_SMPR2_SMP7_1 0x00400000U
1835 #define ADC_SMPR2_SMP7_2 0x00800000U
1836 #define ADC_SMPR2_SMP8 0x07000000U
1837 #define ADC_SMPR2_SMP8_0 0x01000000U
1838 #define ADC_SMPR2_SMP8_1 0x02000000U
1839 #define ADC_SMPR2_SMP8_2 0x04000000U
1840 #define ADC_SMPR2_SMP9 0x38000000U
1841 #define ADC_SMPR2_SMP9_0 0x08000000U
1842 #define ADC_SMPR2_SMP9_1 0x10000000U
1843 #define ADC_SMPR2_SMP9_2 0x20000000U
1845 /****************** Bit definition for ADC_JOFR1 register *******************/
1846 #define ADC_JOFR1_JOFFSET1 0x0FFFU
1848 /****************** Bit definition for ADC_JOFR2 register *******************/
1849 #define ADC_JOFR2_JOFFSET2 0x0FFFU
1851 /****************** Bit definition for ADC_JOFR3 register *******************/
1852 #define ADC_JOFR3_JOFFSET3 0x0FFFU
1854 /****************** Bit definition for ADC_JOFR4 register *******************/
1855 #define ADC_JOFR4_JOFFSET4 0x0FFFU
1857 /******************* Bit definition for ADC_HTR register ********************/
1858 #define ADC_HTR_HT 0x0FFFU
1860 /******************* Bit definition for ADC_LTR register ********************/
1861 #define ADC_LTR_LT 0x0FFFU
1863 /******************* Bit definition for ADC_SQR1 register *******************/
1864 #define ADC_SQR1_SQ13 0x0000001FU
1865 #define ADC_SQR1_SQ13_0 0x00000001U
1866 #define ADC_SQR1_SQ13_1 0x00000002U
1867 #define ADC_SQR1_SQ13_2 0x00000004U
1868 #define ADC_SQR1_SQ13_3 0x00000008U
1869 #define ADC_SQR1_SQ13_4 0x00000010U
1870 #define ADC_SQR1_SQ14 0x000003E0U
1871 #define ADC_SQR1_SQ14_0 0x00000020U
1872 #define ADC_SQR1_SQ14_1 0x00000040U
1873 #define ADC_SQR1_SQ14_2 0x00000080U
1874 #define ADC_SQR1_SQ14_3 0x00000100U
1875 #define ADC_SQR1_SQ14_4 0x00000200U
1876 #define ADC_SQR1_SQ15 0x00007C00U
1877 #define ADC_SQR1_SQ15_0 0x00000400U
1878 #define ADC_SQR1_SQ15_1 0x00000800U
1879 #define ADC_SQR1_SQ15_2 0x00001000U
1880 #define ADC_SQR1_SQ15_3 0x00002000U
1881 #define ADC_SQR1_SQ15_4 0x00004000U
1882 #define ADC_SQR1_SQ16 0x000F8000U
1883 #define ADC_SQR1_SQ16_0 0x00008000U
1884 #define ADC_SQR1_SQ16_1 0x00010000U
1885 #define ADC_SQR1_SQ16_2 0x00020000U
1886 #define ADC_SQR1_SQ16_3 0x00040000U
1887 #define ADC_SQR1_SQ16_4 0x00080000U
1888 #define ADC_SQR1_L 0x00F00000U
1889 #define ADC_SQR1_L_0 0x00100000U
1890 #define ADC_SQR1_L_1 0x00200000U
1891 #define ADC_SQR1_L_2 0x00400000U
1892 #define ADC_SQR1_L_3 0x00800000U
1894 /******************* Bit definition for ADC_SQR2 register *******************/
1895 #define ADC_SQR2_SQ7 0x0000001FU
1896 #define ADC_SQR2_SQ7_0 0x00000001U
1897 #define ADC_SQR2_SQ7_1 0x00000002U
1898 #define ADC_SQR2_SQ7_2 0x00000004U
1899 #define ADC_SQR2_SQ7_3 0x00000008U
1900 #define ADC_SQR2_SQ7_4 0x00000010U
1901 #define ADC_SQR2_SQ8 0x000003E0U
1902 #define ADC_SQR2_SQ8_0 0x00000020U
1903 #define ADC_SQR2_SQ8_1 0x00000040U
1904 #define ADC_SQR2_SQ8_2 0x00000080U
1905 #define ADC_SQR2_SQ8_3 0x00000100U
1906 #define ADC_SQR2_SQ8_4 0x00000200U
1907 #define ADC_SQR2_SQ9 0x00007C00U
1908 #define ADC_SQR2_SQ9_0 0x00000400U
1909 #define ADC_SQR2_SQ9_1 0x00000800U
1910 #define ADC_SQR2_SQ9_2 0x00001000U
1911 #define ADC_SQR2_SQ9_3 0x00002000U
1912 #define ADC_SQR2_SQ9_4 0x00004000U
1913 #define ADC_SQR2_SQ10 0x000F8000U
1914 #define ADC_SQR2_SQ10_0 0x00008000U
1915 #define ADC_SQR2_SQ10_1 0x00010000U
1916 #define ADC_SQR2_SQ10_2 0x00020000U
1917 #define ADC_SQR2_SQ10_3 0x00040000U
1918 #define ADC_SQR2_SQ10_4 0x00080000U
1919 #define ADC_SQR2_SQ11 0x01F00000U
1920 #define ADC_SQR2_SQ11_0 0x00100000U
1921 #define ADC_SQR2_SQ11_1 0x00200000U
1922 #define ADC_SQR2_SQ11_2 0x00400000U
1923 #define ADC_SQR2_SQ11_3 0x00800000U
1924 #define ADC_SQR2_SQ11_4 0x01000000U
1925 #define ADC_SQR2_SQ12 0x3E000000U
1926 #define ADC_SQR2_SQ12_0 0x02000000U
1927 #define ADC_SQR2_SQ12_1 0x04000000U
1928 #define ADC_SQR2_SQ12_2 0x08000000U
1929 #define ADC_SQR2_SQ12_3 0x10000000U
1930 #define ADC_SQR2_SQ12_4 0x20000000U
1932 /******************* Bit definition for ADC_SQR3 register *******************/
1933 #define ADC_SQR3_SQ1 0x0000001FU
1934 #define ADC_SQR3_SQ1_0 0x00000001U
1935 #define ADC_SQR3_SQ1_1 0x00000002U
1936 #define ADC_SQR3_SQ1_2 0x00000004U
1937 #define ADC_SQR3_SQ1_3 0x00000008U
1938 #define ADC_SQR3_SQ1_4 0x00000010U
1939 #define ADC_SQR3_SQ2 0x000003E0U
1940 #define ADC_SQR3_SQ2_0 0x00000020U
1941 #define ADC_SQR3_SQ2_1 0x00000040U
1942 #define ADC_SQR3_SQ2_2 0x00000080U
1943 #define ADC_SQR3_SQ2_3 0x00000100U
1944 #define ADC_SQR3_SQ2_4 0x00000200U
1945 #define ADC_SQR3_SQ3 0x00007C00U
1946 #define ADC_SQR3_SQ3_0 0x00000400U
1947 #define ADC_SQR3_SQ3_1 0x00000800U
1948 #define ADC_SQR3_SQ3_2 0x00001000U
1949 #define ADC_SQR3_SQ3_3 0x00002000U
1950 #define ADC_SQR3_SQ3_4 0x00004000U
1951 #define ADC_SQR3_SQ4 0x000F8000U
1952 #define ADC_SQR3_SQ4_0 0x00008000U
1953 #define ADC_SQR3_SQ4_1 0x00010000U
1954 #define ADC_SQR3_SQ4_2 0x00020000U
1955 #define ADC_SQR3_SQ4_3 0x00040000U
1956 #define ADC_SQR3_SQ4_4 0x00080000U
1957 #define ADC_SQR3_SQ5 0x01F00000U
1958 #define ADC_SQR3_SQ5_0 0x00100000U
1959 #define ADC_SQR3_SQ5_1 0x00200000U
1960 #define ADC_SQR3_SQ5_2 0x00400000U
1961 #define ADC_SQR3_SQ5_3 0x00800000U
1962 #define ADC_SQR3_SQ5_4 0x01000000U
1963 #define ADC_SQR3_SQ6 0x3E000000U
1964 #define ADC_SQR3_SQ6_0 0x02000000U
1965 #define ADC_SQR3_SQ6_1 0x04000000U
1966 #define ADC_SQR3_SQ6_2 0x08000000U
1967 #define ADC_SQR3_SQ6_3 0x10000000U
1968 #define ADC_SQR3_SQ6_4 0x20000000U
1970 /******************* Bit definition for ADC_JSQR register *******************/
1971 #define ADC_JSQR_JSQ1 0x0000001FU
1972 #define ADC_JSQR_JSQ1_0 0x00000001U
1973 #define ADC_JSQR_JSQ1_1 0x00000002U
1974 #define ADC_JSQR_JSQ1_2 0x00000004U
1975 #define ADC_JSQR_JSQ1_3 0x00000008U
1976 #define ADC_JSQR_JSQ1_4 0x00000010U
1977 #define ADC_JSQR_JSQ2 0x000003E0U
1978 #define ADC_JSQR_JSQ2_0 0x00000020U
1979 #define ADC_JSQR_JSQ2_1 0x00000040U
1980 #define ADC_JSQR_JSQ2_2 0x00000080U
1981 #define ADC_JSQR_JSQ2_3 0x00000100U
1982 #define ADC_JSQR_JSQ2_4 0x00000200U
1983 #define ADC_JSQR_JSQ3 0x00007C00U
1984 #define ADC_JSQR_JSQ3_0 0x00000400U
1985 #define ADC_JSQR_JSQ3_1 0x00000800U
1986 #define ADC_JSQR_JSQ3_2 0x00001000U
1987 #define ADC_JSQR_JSQ3_3 0x00002000U
1988 #define ADC_JSQR_JSQ3_4 0x00004000U
1989 #define ADC_JSQR_JSQ4 0x000F8000U
1990 #define ADC_JSQR_JSQ4_0 0x00008000U
1991 #define ADC_JSQR_JSQ4_1 0x00010000U
1992 #define ADC_JSQR_JSQ4_2 0x00020000U
1993 #define ADC_JSQR_JSQ4_3 0x00040000U
1994 #define ADC_JSQR_JSQ4_4 0x00080000U
1995 #define ADC_JSQR_JL 0x00300000U
1996 #define ADC_JSQR_JL_0 0x00100000U
1997 #define ADC_JSQR_JL_1 0x00200000U
1999 /******************* Bit definition for ADC_JDR1 register *******************/
2000 #define ADC_JDR1_JDATA ((uint16_t)0xFFFFU)
2002 /******************* Bit definition for ADC_JDR2 register *******************/
2003 #define ADC_JDR2_JDATA ((uint16_t)0xFFFFU)
2005 /******************* Bit definition for ADC_JDR3 register *******************/
2006 #define ADC_JDR3_JDATA ((uint16_t)0xFFFFU)
2008 /******************* Bit definition for ADC_JDR4 register *******************/
2009 #define ADC_JDR4_JDATA ((uint16_t)0xFFFFU)
2011 /******************** Bit definition for ADC_DR register ********************/
2012 #define ADC_DR_DATA 0x0000FFFFU
2013 #define ADC_DR_ADC2DATA 0xFFFF0000U
2015 /******************* Bit definition for ADC_CSR register ********************/
2016 #define ADC_CSR_AWD1 0x00000001U
2017 #define ADC_CSR_EOC1 0x00000002U
2018 #define ADC_CSR_JEOC1 0x00000004U
2019 #define ADC_CSR_JSTRT1 0x00000008U
2020 #define ADC_CSR_STRT1 0x00000010U
2021 #define ADC_CSR_OVR1 0x00000020U
2022 #define ADC_CSR_AWD2 0x00000100U
2023 #define ADC_CSR_EOC2 0x00000200U
2024 #define ADC_CSR_JEOC2 0x00000400U
2025 #define ADC_CSR_JSTRT2 0x00000800U
2026 #define ADC_CSR_STRT2 0x00001000U
2027 #define ADC_CSR_OVR2 0x00002000U
2028 #define ADC_CSR_AWD3 0x00010000U
2029 #define ADC_CSR_EOC3 0x00020000U
2030 #define ADC_CSR_JEOC3 0x00040000U
2031 #define ADC_CSR_JSTRT3 0x00080000U
2032 #define ADC_CSR_STRT3 0x00100000U
2033 #define ADC_CSR_OVR3 0x00200000U
2035 /* Legacy defines */
2036 #define ADC_CSR_DOVR1 ADC_CSR_OVR1
2037 #define ADC_CSR_DOVR2 ADC_CSR_OVR2
2038 #define ADC_CSR_DOVR3 ADC_CSR_OVR3
2039 
2040 
2041 /******************* Bit definition for ADC_CCR register ********************/
2042 #define ADC_CCR_MULTI 0x0000001FU
2043 #define ADC_CCR_MULTI_0 0x00000001U
2044 #define ADC_CCR_MULTI_1 0x00000002U
2045 #define ADC_CCR_MULTI_2 0x00000004U
2046 #define ADC_CCR_MULTI_3 0x00000008U
2047 #define ADC_CCR_MULTI_4 0x00000010U
2048 #define ADC_CCR_DELAY 0x00000F00U
2049 #define ADC_CCR_DELAY_0 0x00000100U
2050 #define ADC_CCR_DELAY_1 0x00000200U
2051 #define ADC_CCR_DELAY_2 0x00000400U
2052 #define ADC_CCR_DELAY_3 0x00000800U
2053 #define ADC_CCR_DDS 0x00002000U
2054 #define ADC_CCR_DMA 0x0000C000U
2055 #define ADC_CCR_DMA_0 0x00004000U
2056 #define ADC_CCR_DMA_1 0x00008000U
2057 #define ADC_CCR_ADCPRE 0x00030000U
2058 #define ADC_CCR_ADCPRE_0 0x00010000U
2059 #define ADC_CCR_ADCPRE_1 0x00020000U
2060 #define ADC_CCR_VBATE 0x00400000U
2061 #define ADC_CCR_TSVREFE 0x00800000U
2063 /******************* Bit definition for ADC_CDR register ********************/
2064 #define ADC_CDR_DATA1 0x0000FFFFU
2065 #define ADC_CDR_DATA2 0xFFFF0000U
2067 /******************************************************************************/
2068 /* */
2069 /* Controller Area Network */
2070 /* */
2071 /******************************************************************************/
2073 /******************* Bit definition for CAN_MCR register ********************/
2074 #define CAN_MCR_INRQ 0x00000001U
2075 #define CAN_MCR_SLEEP 0x00000002U
2076 #define CAN_MCR_TXFP 0x00000004U
2077 #define CAN_MCR_RFLM 0x00000008U
2078 #define CAN_MCR_NART 0x00000010U
2079 #define CAN_MCR_AWUM 0x00000020U
2080 #define CAN_MCR_ABOM 0x00000040U
2081 #define CAN_MCR_TTCM 0x00000080U
2082 #define CAN_MCR_RESET 0x00008000U
2084 /******************* Bit definition for CAN_MSR register ********************/
2085 #define CAN_MSR_INAK 0x00000001U
2086 #define CAN_MSR_SLAK 0x00000002U
2087 #define CAN_MSR_ERRI 0x00000004U
2088 #define CAN_MSR_WKUI 0x00000008U
2089 #define CAN_MSR_SLAKI 0x00000010U
2090 #define CAN_MSR_TXM 0x00000100U
2091 #define CAN_MSR_RXM 0x00000200U
2092 #define CAN_MSR_SAMP 0x00000400U
2093 #define CAN_MSR_RX 0x00000800U
2095 /******************* Bit definition for CAN_TSR register ********************/
2096 #define CAN_TSR_RQCP0 0x00000001U
2097 #define CAN_TSR_TXOK0 0x00000002U
2098 #define CAN_TSR_ALST0 0x00000004U
2099 #define CAN_TSR_TERR0 0x00000008U
2100 #define CAN_TSR_ABRQ0 0x00000080U
2101 #define CAN_TSR_RQCP1 0x00000100U
2102 #define CAN_TSR_TXOK1 0x00000200U
2103 #define CAN_TSR_ALST1 0x00000400U
2104 #define CAN_TSR_TERR1 0x00000800U
2105 #define CAN_TSR_ABRQ1 0x00008000U
2106 #define CAN_TSR_RQCP2 0x00010000U
2107 #define CAN_TSR_TXOK2 0x00020000U
2108 #define CAN_TSR_ALST2 0x00040000U
2109 #define CAN_TSR_TERR2 0x00080000U
2110 #define CAN_TSR_ABRQ2 0x00800000U
2111 #define CAN_TSR_CODE 0x03000000U
2113 #define CAN_TSR_TME 0x1C000000U
2114 #define CAN_TSR_TME0 0x04000000U
2115 #define CAN_TSR_TME1 0x08000000U
2116 #define CAN_TSR_TME2 0x10000000U
2118 #define CAN_TSR_LOW 0xE0000000U
2119 #define CAN_TSR_LOW0 0x20000000U
2120 #define CAN_TSR_LOW1 0x40000000U
2121 #define CAN_TSR_LOW2 0x80000000U
2123 /******************* Bit definition for CAN_RF0R register *******************/
2124 #define CAN_RF0R_FMP0 0x00000003U
2125 #define CAN_RF0R_FULL0 0x00000008U
2126 #define CAN_RF0R_FOVR0 0x00000010U
2127 #define CAN_RF0R_RFOM0 0x00000020U
2129 /******************* Bit definition for CAN_RF1R register *******************/
2130 #define CAN_RF1R_FMP1 0x00000003U
2131 #define CAN_RF1R_FULL1 0x00000008U
2132 #define CAN_RF1R_FOVR1 0x00000010U
2133 #define CAN_RF1R_RFOM1 0x00000020U
2135 /******************** Bit definition for CAN_IER register *******************/
2136 #define CAN_IER_TMEIE 0x00000001U
2137 #define CAN_IER_FMPIE0 0x00000002U
2138 #define CAN_IER_FFIE0 0x00000004U
2139 #define CAN_IER_FOVIE0 0x00000008U
2140 #define CAN_IER_FMPIE1 0x00000010U
2141 #define CAN_IER_FFIE1 0x00000020U
2142 #define CAN_IER_FOVIE1 0x00000040U
2143 #define CAN_IER_EWGIE 0x00000100U
2144 #define CAN_IER_EPVIE 0x00000200U
2145 #define CAN_IER_BOFIE 0x00000400U
2146 #define CAN_IER_LECIE 0x00000800U
2147 #define CAN_IER_ERRIE 0x00008000U
2148 #define CAN_IER_WKUIE 0x00010000U
2149 #define CAN_IER_SLKIE 0x00020000U
2151 /******************** Bit definition for CAN_ESR register *******************/
2152 #define CAN_ESR_EWGF 0x00000001U
2153 #define CAN_ESR_EPVF 0x00000002U
2154 #define CAN_ESR_BOFF 0x00000004U
2156 #define CAN_ESR_LEC 0x00000070U
2157 #define CAN_ESR_LEC_0 0x00000010U
2158 #define CAN_ESR_LEC_1 0x00000020U
2159 #define CAN_ESR_LEC_2 0x00000040U
2161 #define CAN_ESR_TEC 0x00FF0000U
2162 #define CAN_ESR_REC 0xFF000000U
2164 /******************* Bit definition for CAN_BTR register ********************/
2165 #define CAN_BTR_BRP 0x000003FFU
2166 #define CAN_BTR_TS1 0x000F0000U
2167 #define CAN_BTR_TS1_0 0x00010000U
2168 #define CAN_BTR_TS1_1 0x00020000U
2169 #define CAN_BTR_TS1_2 0x00040000U
2170 #define CAN_BTR_TS1_3 0x00080000U
2171 #define CAN_BTR_TS2 0x00700000U
2172 #define CAN_BTR_TS2_0 0x00100000U
2173 #define CAN_BTR_TS2_1 0x00200000U
2174 #define CAN_BTR_TS2_2 0x00400000U
2175 #define CAN_BTR_SJW 0x03000000U
2176 #define CAN_BTR_SJW_0 0x01000000U
2177 #define CAN_BTR_SJW_1 0x02000000U
2178 #define CAN_BTR_LBKM 0x40000000U
2179 #define CAN_BTR_SILM 0x80000000U
2182 /****************** Bit definition for CAN_TI0R register ********************/
2183 #define CAN_TI0R_TXRQ 0x00000001U
2184 #define CAN_TI0R_RTR 0x00000002U
2185 #define CAN_TI0R_IDE 0x00000004U
2186 #define CAN_TI0R_EXID 0x001FFFF8U
2187 #define CAN_TI0R_STID 0xFFE00000U
2189 /****************** Bit definition for CAN_TDT0R register *******************/
2190 #define CAN_TDT0R_DLC 0x0000000FU
2191 #define CAN_TDT0R_TGT 0x00000100U
2192 #define CAN_TDT0R_TIME 0xFFFF0000U
2194 /****************** Bit definition for CAN_TDL0R register *******************/
2195 #define CAN_TDL0R_DATA0 0x000000FFU
2196 #define CAN_TDL0R_DATA1 0x0000FF00U
2197 #define CAN_TDL0R_DATA2 0x00FF0000U
2198 #define CAN_TDL0R_DATA3 0xFF000000U
2200 /****************** Bit definition for CAN_TDH0R register *******************/
2201 #define CAN_TDH0R_DATA4 0x000000FFU
2202 #define CAN_TDH0R_DATA5 0x0000FF00U
2203 #define CAN_TDH0R_DATA6 0x00FF0000U
2204 #define CAN_TDH0R_DATA7 0xFF000000U
2206 /******************* Bit definition for CAN_TI1R register *******************/
2207 #define CAN_TI1R_TXRQ 0x00000001U
2208 #define CAN_TI1R_RTR 0x00000002U
2209 #define CAN_TI1R_IDE 0x00000004U
2210 #define CAN_TI1R_EXID 0x001FFFF8U
2211 #define CAN_TI1R_STID 0xFFE00000U
2213 /******************* Bit definition for CAN_TDT1R register ******************/
2214 #define CAN_TDT1R_DLC 0x0000000FU
2215 #define CAN_TDT1R_TGT 0x00000100U
2216 #define CAN_TDT1R_TIME 0xFFFF0000U
2218 /******************* Bit definition for CAN_TDL1R register ******************/
2219 #define CAN_TDL1R_DATA0 0x000000FFU
2220 #define CAN_TDL1R_DATA1 0x0000FF00U
2221 #define CAN_TDL1R_DATA2 0x00FF0000U
2222 #define CAN_TDL1R_DATA3 0xFF000000U
2224 /******************* Bit definition for CAN_TDH1R register ******************/
2225 #define CAN_TDH1R_DATA4 0x000000FFU
2226 #define CAN_TDH1R_DATA5 0x0000FF00U
2227 #define CAN_TDH1R_DATA6 0x00FF0000U
2228 #define CAN_TDH1R_DATA7 0xFF000000U
2230 /******************* Bit definition for CAN_TI2R register *******************/
2231 #define CAN_TI2R_TXRQ 0x00000001U
2232 #define CAN_TI2R_RTR 0x00000002U
2233 #define CAN_TI2R_IDE 0x00000004U
2234 #define CAN_TI2R_EXID 0x001FFFF8U
2235 #define CAN_TI2R_STID 0xFFE00000U
2237 /******************* Bit definition for CAN_TDT2R register ******************/
2238 #define CAN_TDT2R_DLC 0x0000000FU
2239 #define CAN_TDT2R_TGT 0x00000100U
2240 #define CAN_TDT2R_TIME 0xFFFF0000U
2242 /******************* Bit definition for CAN_TDL2R register ******************/
2243 #define CAN_TDL2R_DATA0 0x000000FFU
2244 #define CAN_TDL2R_DATA1 0x0000FF00U
2245 #define CAN_TDL2R_DATA2 0x00FF0000U
2246 #define CAN_TDL2R_DATA3 0xFF000000U
2248 /******************* Bit definition for CAN_TDH2R register ******************/
2249 #define CAN_TDH2R_DATA4 0x000000FFU
2250 #define CAN_TDH2R_DATA5 0x0000FF00U
2251 #define CAN_TDH2R_DATA6 0x00FF0000U
2252 #define CAN_TDH2R_DATA7 0xFF000000U
2254 /******************* Bit definition for CAN_RI0R register *******************/
2255 #define CAN_RI0R_RTR 0x00000002U
2256 #define CAN_RI0R_IDE 0x00000004U
2257 #define CAN_RI0R_EXID 0x001FFFF8U
2258 #define CAN_RI0R_STID 0xFFE00000U
2260 /******************* Bit definition for CAN_RDT0R register ******************/
2261 #define CAN_RDT0R_DLC 0x0000000FU
2262 #define CAN_RDT0R_FMI 0x0000FF00U
2263 #define CAN_RDT0R_TIME 0xFFFF0000U
2265 /******************* Bit definition for CAN_RDL0R register ******************/
2266 #define CAN_RDL0R_DATA0 0x000000FFU
2267 #define CAN_RDL0R_DATA1 0x0000FF00U
2268 #define CAN_RDL0R_DATA2 0x00FF0000U
2269 #define CAN_RDL0R_DATA3 0xFF000000U
2271 /******************* Bit definition for CAN_RDH0R register ******************/
2272 #define CAN_RDH0R_DATA4 0x000000FFU
2273 #define CAN_RDH0R_DATA5 0x0000FF00U
2274 #define CAN_RDH0R_DATA6 0x00FF0000U
2275 #define CAN_RDH0R_DATA7 0xFF000000U
2277 /******************* Bit definition for CAN_RI1R register *******************/
2278 #define CAN_RI1R_RTR 0x00000002U
2279 #define CAN_RI1R_IDE 0x00000004U
2280 #define CAN_RI1R_EXID 0x001FFFF8U
2281 #define CAN_RI1R_STID 0xFFE00000U
2283 /******************* Bit definition for CAN_RDT1R register ******************/
2284 #define CAN_RDT1R_DLC 0x0000000FU
2285 #define CAN_RDT1R_FMI 0x0000FF00U
2286 #define CAN_RDT1R_TIME 0xFFFF0000U
2288 /******************* Bit definition for CAN_RDL1R register ******************/
2289 #define CAN_RDL1R_DATA0 0x000000FFU
2290 #define CAN_RDL1R_DATA1 0x0000FF00U
2291 #define CAN_RDL1R_DATA2 0x00FF0000U
2292 #define CAN_RDL1R_DATA3 0xFF000000U
2294 /******************* Bit definition for CAN_RDH1R register ******************/
2295 #define CAN_RDH1R_DATA4 0x000000FFU
2296 #define CAN_RDH1R_DATA5 0x0000FF00U
2297 #define CAN_RDH1R_DATA6 0x00FF0000U
2298 #define CAN_RDH1R_DATA7 0xFF000000U
2301 /******************* Bit definition for CAN_FMR register ********************/
2302 #define CAN_FMR_FINIT ((uint8_t)0x01U)
2303 #define CAN_FMR_CAN2SB 0x00003F00U
2305 /******************* Bit definition for CAN_FM1R register *******************/
2306 #define CAN_FM1R_FBM 0x3FFFU
2307 #define CAN_FM1R_FBM0 0x0001U
2308 #define CAN_FM1R_FBM1 0x0002U
2309 #define CAN_FM1R_FBM2 0x0004U
2310 #define CAN_FM1R_FBM3 0x0008U
2311 #define CAN_FM1R_FBM4 0x0010U
2312 #define CAN_FM1R_FBM5 0x0020U
2313 #define CAN_FM1R_FBM6 0x0040U
2314 #define CAN_FM1R_FBM7 0x0080U
2315 #define CAN_FM1R_FBM8 0x0100U
2316 #define CAN_FM1R_FBM9 0x0200U
2317 #define CAN_FM1R_FBM10 0x0400U
2318 #define CAN_FM1R_FBM11 0x0800U
2319 #define CAN_FM1R_FBM12 0x1000U
2320 #define CAN_FM1R_FBM13 0x2000U
2322 /******************* Bit definition for CAN_FS1R register *******************/
2323 #define CAN_FS1R_FSC 0x00003FFFU
2324 #define CAN_FS1R_FSC0 0x00000001U
2325 #define CAN_FS1R_FSC1 0x00000002U
2326 #define CAN_FS1R_FSC2 0x00000004U
2327 #define CAN_FS1R_FSC3 0x00000008U
2328 #define CAN_FS1R_FSC4 0x00000010U
2329 #define CAN_FS1R_FSC5 0x00000020U
2330 #define CAN_FS1R_FSC6 0x00000040U
2331 #define CAN_FS1R_FSC7 0x00000080U
2332 #define CAN_FS1R_FSC8 0x00000100U
2333 #define CAN_FS1R_FSC9 0x00000200U
2334 #define CAN_FS1R_FSC10 0x00000400U
2335 #define CAN_FS1R_FSC11 0x00000800U
2336 #define CAN_FS1R_FSC12 0x00001000U
2337 #define CAN_FS1R_FSC13 0x00002000U
2339 /****************** Bit definition for CAN_FFA1R register *******************/
2340 #define CAN_FFA1R_FFA 0x00003FFFU
2341 #define CAN_FFA1R_FFA0 0x00000001U
2342 #define CAN_FFA1R_FFA1 0x00000002U
2343 #define CAN_FFA1R_FFA2 0x00000004U
2344 #define CAN_FFA1R_FFA3 0x00000008U
2345 #define CAN_FFA1R_FFA4 0x00000010U
2346 #define CAN_FFA1R_FFA5 0x00000020U
2347 #define CAN_FFA1R_FFA6 0x00000040U
2348 #define CAN_FFA1R_FFA7 0x00000080U
2349 #define CAN_FFA1R_FFA8 0x00000100U
2350 #define CAN_FFA1R_FFA9 0x00000200U
2351 #define CAN_FFA1R_FFA10 0x00000400U
2352 #define CAN_FFA1R_FFA11 0x00000800U
2353 #define CAN_FFA1R_FFA12 0x00001000U
2354 #define CAN_FFA1R_FFA13 0x00002000U
2356 /******************* Bit definition for CAN_FA1R register *******************/
2357 #define CAN_FA1R_FACT 0x00003FFFU
2358 #define CAN_FA1R_FACT0 0x00000001U
2359 #define CAN_FA1R_FACT1 0x00000002U
2360 #define CAN_FA1R_FACT2 0x00000004U
2361 #define CAN_FA1R_FACT3 0x00000008U
2362 #define CAN_FA1R_FACT4 0x00000010U
2363 #define CAN_FA1R_FACT5 0x00000020U
2364 #define CAN_FA1R_FACT6 0x00000040U
2365 #define CAN_FA1R_FACT7 0x00000080U
2366 #define CAN_FA1R_FACT8 0x00000100U
2367 #define CAN_FA1R_FACT9 0x00000200U
2368 #define CAN_FA1R_FACT10 0x00000400U
2369 #define CAN_FA1R_FACT11 0x00000800U
2370 #define CAN_FA1R_FACT12 0x00001000U
2371 #define CAN_FA1R_FACT13 0x00002000U
2373 /******************* Bit definition for CAN_F0R1 register *******************/
2374 #define CAN_F0R1_FB0 0x00000001U
2375 #define CAN_F0R1_FB1 0x00000002U
2376 #define CAN_F0R1_FB2 0x00000004U
2377 #define CAN_F0R1_FB3 0x00000008U
2378 #define CAN_F0R1_FB4 0x00000010U
2379 #define CAN_F0R1_FB5 0x00000020U
2380 #define CAN_F0R1_FB6 0x00000040U
2381 #define CAN_F0R1_FB7 0x00000080U
2382 #define CAN_F0R1_FB8 0x00000100U
2383 #define CAN_F0R1_FB9 0x00000200U
2384 #define CAN_F0R1_FB10 0x00000400U
2385 #define CAN_F0R1_FB11 0x00000800U
2386 #define CAN_F0R1_FB12 0x00001000U
2387 #define CAN_F0R1_FB13 0x00002000U
2388 #define CAN_F0R1_FB14 0x00004000U
2389 #define CAN_F0R1_FB15 0x00008000U
2390 #define CAN_F0R1_FB16 0x00010000U
2391 #define CAN_F0R1_FB17 0x00020000U
2392 #define CAN_F0R1_FB18 0x00040000U
2393 #define CAN_F0R1_FB19 0x00080000U
2394 #define CAN_F0R1_FB20 0x00100000U
2395 #define CAN_F0R1_FB21 0x00200000U
2396 #define CAN_F0R1_FB22 0x00400000U
2397 #define CAN_F0R1_FB23 0x00800000U
2398 #define CAN_F0R1_FB24 0x01000000U
2399 #define CAN_F0R1_FB25 0x02000000U
2400 #define CAN_F0R1_FB26 0x04000000U
2401 #define CAN_F0R1_FB27 0x08000000U
2402 #define CAN_F0R1_FB28 0x10000000U
2403 #define CAN_F0R1_FB29 0x20000000U
2404 #define CAN_F0R1_FB30 0x40000000U
2405 #define CAN_F0R1_FB31 0x80000000U
2407 /******************* Bit definition for CAN_F1R1 register *******************/
2408 #define CAN_F1R1_FB0 0x00000001U
2409 #define CAN_F1R1_FB1 0x00000002U
2410 #define CAN_F1R1_FB2 0x00000004U
2411 #define CAN_F1R1_FB3 0x00000008U
2412 #define CAN_F1R1_FB4 0x00000010U
2413 #define CAN_F1R1_FB5 0x00000020U
2414 #define CAN_F1R1_FB6 0x00000040U
2415 #define CAN_F1R1_FB7 0x00000080U
2416 #define CAN_F1R1_FB8 0x00000100U
2417 #define CAN_F1R1_FB9 0x00000200U
2418 #define CAN_F1R1_FB10 0x00000400U
2419 #define CAN_F1R1_FB11 0x00000800U
2420 #define CAN_F1R1_FB12 0x00001000U
2421 #define CAN_F1R1_FB13 0x00002000U
2422 #define CAN_F1R1_FB14 0x00004000U
2423 #define CAN_F1R1_FB15 0x00008000U
2424 #define CAN_F1R1_FB16 0x00010000U
2425 #define CAN_F1R1_FB17 0x00020000U
2426 #define CAN_F1R1_FB18 0x00040000U
2427 #define CAN_F1R1_FB19 0x00080000U
2428 #define CAN_F1R1_FB20 0x00100000U
2429 #define CAN_F1R1_FB21 0x00200000U
2430 #define CAN_F1R1_FB22 0x00400000U
2431 #define CAN_F1R1_FB23 0x00800000U
2432 #define CAN_F1R1_FB24 0x01000000U
2433 #define CAN_F1R1_FB25 0x02000000U
2434 #define CAN_F1R1_FB26 0x04000000U
2435 #define CAN_F1R1_FB27 0x08000000U
2436 #define CAN_F1R1_FB28 0x10000000U
2437 #define CAN_F1R1_FB29 0x20000000U
2438 #define CAN_F1R1_FB30 0x40000000U
2439 #define CAN_F1R1_FB31 0x80000000U
2441 /******************* Bit definition for CAN_F2R1 register *******************/
2442 #define CAN_F2R1_FB0 0x00000001U
2443 #define CAN_F2R1_FB1 0x00000002U
2444 #define CAN_F2R1_FB2 0x00000004U
2445 #define CAN_F2R1_FB3 0x00000008U
2446 #define CAN_F2R1_FB4 0x00000010U
2447 #define CAN_F2R1_FB5 0x00000020U
2448 #define CAN_F2R1_FB6 0x00000040U
2449 #define CAN_F2R1_FB7 0x00000080U
2450 #define CAN_F2R1_FB8 0x00000100U
2451 #define CAN_F2R1_FB9 0x00000200U
2452 #define CAN_F2R1_FB10 0x00000400U
2453 #define CAN_F2R1_FB11 0x00000800U
2454 #define CAN_F2R1_FB12 0x00001000U
2455 #define CAN_F2R1_FB13 0x00002000U
2456 #define CAN_F2R1_FB14 0x00004000U
2457 #define CAN_F2R1_FB15 0x00008000U
2458 #define CAN_F2R1_FB16 0x00010000U
2459 #define CAN_F2R1_FB17 0x00020000U
2460 #define CAN_F2R1_FB18 0x00040000U
2461 #define CAN_F2R1_FB19 0x00080000U
2462 #define CAN_F2R1_FB20 0x00100000U
2463 #define CAN_F2R1_FB21 0x00200000U
2464 #define CAN_F2R1_FB22 0x00400000U
2465 #define CAN_F2R1_FB23 0x00800000U
2466 #define CAN_F2R1_FB24 0x01000000U
2467 #define CAN_F2R1_FB25 0x02000000U
2468 #define CAN_F2R1_FB26 0x04000000U
2469 #define CAN_F2R1_FB27 0x08000000U
2470 #define CAN_F2R1_FB28 0x10000000U
2471 #define CAN_F2R1_FB29 0x20000000U
2472 #define CAN_F2R1_FB30 0x40000000U
2473 #define CAN_F2R1_FB31 0x80000000U
2475 /******************* Bit definition for CAN_F3R1 register *******************/
2476 #define CAN_F3R1_FB0 0x00000001U
2477 #define CAN_F3R1_FB1 0x00000002U
2478 #define CAN_F3R1_FB2 0x00000004U
2479 #define CAN_F3R1_FB3 0x00000008U
2480 #define CAN_F3R1_FB4 0x00000010U
2481 #define CAN_F3R1_FB5 0x00000020U
2482 #define CAN_F3R1_FB6 0x00000040U
2483 #define CAN_F3R1_FB7 0x00000080U
2484 #define CAN_F3R1_FB8 0x00000100U
2485 #define CAN_F3R1_FB9 0x00000200U
2486 #define CAN_F3R1_FB10 0x00000400U
2487 #define CAN_F3R1_FB11 0x00000800U
2488 #define CAN_F3R1_FB12 0x00001000U
2489 #define CAN_F3R1_FB13 0x00002000U
2490 #define CAN_F3R1_FB14 0x00004000U
2491 #define CAN_F3R1_FB15 0x00008000U
2492 #define CAN_F3R1_FB16 0x00010000U
2493 #define CAN_F3R1_FB17 0x00020000U
2494 #define CAN_F3R1_FB18 0x00040000U
2495 #define CAN_F3R1_FB19 0x00080000U
2496 #define CAN_F3R1_FB20 0x00100000U
2497 #define CAN_F3R1_FB21 0x00200000U
2498 #define CAN_F3R1_FB22 0x00400000U
2499 #define CAN_F3R1_FB23 0x00800000U
2500 #define CAN_F3R1_FB24 0x01000000U
2501 #define CAN_F3R1_FB25 0x02000000U
2502 #define CAN_F3R1_FB26 0x04000000U
2503 #define CAN_F3R1_FB27 0x08000000U
2504 #define CAN_F3R1_FB28 0x10000000U
2505 #define CAN_F3R1_FB29 0x20000000U
2506 #define CAN_F3R1_FB30 0x40000000U
2507 #define CAN_F3R1_FB31 0x80000000U
2509 /******************* Bit definition for CAN_F4R1 register *******************/
2510 #define CAN_F4R1_FB0 0x00000001U
2511 #define CAN_F4R1_FB1 0x00000002U
2512 #define CAN_F4R1_FB2 0x00000004U
2513 #define CAN_F4R1_FB3 0x00000008U
2514 #define CAN_F4R1_FB4 0x00000010U
2515 #define CAN_F4R1_FB5 0x00000020U
2516 #define CAN_F4R1_FB6 0x00000040U
2517 #define CAN_F4R1_FB7 0x00000080U
2518 #define CAN_F4R1_FB8 0x00000100U
2519 #define CAN_F4R1_FB9 0x00000200U
2520 #define CAN_F4R1_FB10 0x00000400U
2521 #define CAN_F4R1_FB11 0x00000800U
2522 #define CAN_F4R1_FB12 0x00001000U
2523 #define CAN_F4R1_FB13 0x00002000U
2524 #define CAN_F4R1_FB14 0x00004000U
2525 #define CAN_F4R1_FB15 0x00008000U
2526 #define CAN_F4R1_FB16 0x00010000U
2527 #define CAN_F4R1_FB17 0x00020000U
2528 #define CAN_F4R1_FB18 0x00040000U
2529 #define CAN_F4R1_FB19 0x00080000U
2530 #define CAN_F4R1_FB20 0x00100000U
2531 #define CAN_F4R1_FB21 0x00200000U
2532 #define CAN_F4R1_FB22 0x00400000U
2533 #define CAN_F4R1_FB23 0x00800000U
2534 #define CAN_F4R1_FB24 0x01000000U
2535 #define CAN_F4R1_FB25 0x02000000U
2536 #define CAN_F4R1_FB26 0x04000000U
2537 #define CAN_F4R1_FB27 0x08000000U
2538 #define CAN_F4R1_FB28 0x10000000U
2539 #define CAN_F4R1_FB29 0x20000000U
2540 #define CAN_F4R1_FB30 0x40000000U
2541 #define CAN_F4R1_FB31 0x80000000U
2543 /******************* Bit definition for CAN_F5R1 register *******************/
2544 #define CAN_F5R1_FB0 0x00000001U
2545 #define CAN_F5R1_FB1 0x00000002U
2546 #define CAN_F5R1_FB2 0x00000004U
2547 #define CAN_F5R1_FB3 0x00000008U
2548 #define CAN_F5R1_FB4 0x00000010U
2549 #define CAN_F5R1_FB5 0x00000020U
2550 #define CAN_F5R1_FB6 0x00000040U
2551 #define CAN_F5R1_FB7 0x00000080U
2552 #define CAN_F5R1_FB8 0x00000100U
2553 #define CAN_F5R1_FB9 0x00000200U
2554 #define CAN_F5R1_FB10 0x00000400U
2555 #define CAN_F5R1_FB11 0x00000800U
2556 #define CAN_F5R1_FB12 0x00001000U
2557 #define CAN_F5R1_FB13 0x00002000U
2558 #define CAN_F5R1_FB14 0x00004000U
2559 #define CAN_F5R1_FB15 0x00008000U
2560 #define CAN_F5R1_FB16 0x00010000U
2561 #define CAN_F5R1_FB17 0x00020000U
2562 #define CAN_F5R1_FB18 0x00040000U
2563 #define CAN_F5R1_FB19 0x00080000U
2564 #define CAN_F5R1_FB20 0x00100000U
2565 #define CAN_F5R1_FB21 0x00200000U
2566 #define CAN_F5R1_FB22 0x00400000U
2567 #define CAN_F5R1_FB23 0x00800000U
2568 #define CAN_F5R1_FB24 0x01000000U
2569 #define CAN_F5R1_FB25 0x02000000U
2570 #define CAN_F5R1_FB26 0x04000000U
2571 #define CAN_F5R1_FB27 0x08000000U
2572 #define CAN_F5R1_FB28 0x10000000U
2573 #define CAN_F5R1_FB29 0x20000000U
2574 #define CAN_F5R1_FB30 0x40000000U
2575 #define CAN_F5R1_FB31 0x80000000U
2577 /******************* Bit definition for CAN_F6R1 register *******************/
2578 #define CAN_F6R1_FB0 0x00000001U
2579 #define CAN_F6R1_FB1 0x00000002U
2580 #define CAN_F6R1_FB2 0x00000004U
2581 #define CAN_F6R1_FB3 0x00000008U
2582 #define CAN_F6R1_FB4 0x00000010U
2583 #define CAN_F6R1_FB5 0x00000020U
2584 #define CAN_F6R1_FB6 0x00000040U
2585 #define CAN_F6R1_FB7 0x00000080U
2586 #define CAN_F6R1_FB8 0x00000100U
2587 #define CAN_F6R1_FB9 0x00000200U
2588 #define CAN_F6R1_FB10 0x00000400U
2589 #define CAN_F6R1_FB11 0x00000800U
2590 #define CAN_F6R1_FB12 0x00001000U
2591 #define CAN_F6R1_FB13 0x00002000U
2592 #define CAN_F6R1_FB14 0x00004000U
2593 #define CAN_F6R1_FB15 0x00008000U
2594 #define CAN_F6R1_FB16 0x00010000U
2595 #define CAN_F6R1_FB17 0x00020000U
2596 #define CAN_F6R1_FB18 0x00040000U
2597 #define CAN_F6R1_FB19 0x00080000U
2598 #define CAN_F6R1_FB20 0x00100000U
2599 #define CAN_F6R1_FB21 0x00200000U
2600 #define CAN_F6R1_FB22 0x00400000U
2601 #define CAN_F6R1_FB23 0x00800000U
2602 #define CAN_F6R1_FB24 0x01000000U
2603 #define CAN_F6R1_FB25 0x02000000U
2604 #define CAN_F6R1_FB26 0x04000000U
2605 #define CAN_F6R1_FB27 0x08000000U
2606 #define CAN_F6R1_FB28 0x10000000U
2607 #define CAN_F6R1_FB29 0x20000000U
2608 #define CAN_F6R1_FB30 0x40000000U
2609 #define CAN_F6R1_FB31 0x80000000U
2611 /******************* Bit definition for CAN_F7R1 register *******************/
2612 #define CAN_F7R1_FB0 0x00000001U
2613 #define CAN_F7R1_FB1 0x00000002U
2614 #define CAN_F7R1_FB2 0x00000004U
2615 #define CAN_F7R1_FB3 0x00000008U
2616 #define CAN_F7R1_FB4 0x00000010U
2617 #define CAN_F7R1_FB5 0x00000020U
2618 #define CAN_F7R1_FB6 0x00000040U
2619 #define CAN_F7R1_FB7 0x00000080U
2620 #define CAN_F7R1_FB8 0x00000100U
2621 #define CAN_F7R1_FB9 0x00000200U
2622 #define CAN_F7R1_FB10 0x00000400U
2623 #define CAN_F7R1_FB11 0x00000800U
2624 #define CAN_F7R1_FB12 0x00001000U
2625 #define CAN_F7R1_FB13 0x00002000U
2626 #define CAN_F7R1_FB14 0x00004000U
2627 #define CAN_F7R1_FB15 0x00008000U
2628 #define CAN_F7R1_FB16 0x00010000U
2629 #define CAN_F7R1_FB17 0x00020000U
2630 #define CAN_F7R1_FB18 0x00040000U
2631 #define CAN_F7R1_FB19 0x00080000U
2632 #define CAN_F7R1_FB20 0x00100000U
2633 #define CAN_F7R1_FB21 0x00200000U
2634 #define CAN_F7R1_FB22 0x00400000U
2635 #define CAN_F7R1_FB23 0x00800000U
2636 #define CAN_F7R1_FB24 0x01000000U
2637 #define CAN_F7R1_FB25 0x02000000U
2638 #define CAN_F7R1_FB26 0x04000000U
2639 #define CAN_F7R1_FB27 0x08000000U
2640 #define CAN_F7R1_FB28 0x10000000U
2641 #define CAN_F7R1_FB29 0x20000000U
2642 #define CAN_F7R1_FB30 0x40000000U
2643 #define CAN_F7R1_FB31 0x80000000U
2645 /******************* Bit definition for CAN_F8R1 register *******************/
2646 #define CAN_F8R1_FB0 0x00000001U
2647 #define CAN_F8R1_FB1 0x00000002U
2648 #define CAN_F8R1_FB2 0x00000004U
2649 #define CAN_F8R1_FB3 0x00000008U
2650 #define CAN_F8R1_FB4 0x00000010U
2651 #define CAN_F8R1_FB5 0x00000020U
2652 #define CAN_F8R1_FB6 0x00000040U
2653 #define CAN_F8R1_FB7 0x00000080U
2654 #define CAN_F8R1_FB8 0x00000100U
2655 #define CAN_F8R1_FB9 0x00000200U
2656 #define CAN_F8R1_FB10 0x00000400U
2657 #define CAN_F8R1_FB11 0x00000800U
2658 #define CAN_F8R1_FB12 0x00001000U
2659 #define CAN_F8R1_FB13 0x00002000U
2660 #define CAN_F8R1_FB14 0x00004000U
2661 #define CAN_F8R1_FB15 0x00008000U
2662 #define CAN_F8R1_FB16 0x00010000U
2663 #define CAN_F8R1_FB17 0x00020000U
2664 #define CAN_F8R1_FB18 0x00040000U
2665 #define CAN_F8R1_FB19 0x00080000U
2666 #define CAN_F8R1_FB20 0x00100000U
2667 #define CAN_F8R1_FB21 0x00200000U
2668 #define CAN_F8R1_FB22 0x00400000U
2669 #define CAN_F8R1_FB23 0x00800000U
2670 #define CAN_F8R1_FB24 0x01000000U
2671 #define CAN_F8R1_FB25 0x02000000U
2672 #define CAN_F8R1_FB26 0x04000000U
2673 #define CAN_F8R1_FB27 0x08000000U
2674 #define CAN_F8R1_FB28 0x10000000U
2675 #define CAN_F8R1_FB29 0x20000000U
2676 #define CAN_F8R1_FB30 0x40000000U
2677 #define CAN_F8R1_FB31 0x80000000U
2679 /******************* Bit definition for CAN_F9R1 register *******************/
2680 #define CAN_F9R1_FB0 0x00000001U
2681 #define CAN_F9R1_FB1 0x00000002U
2682 #define CAN_F9R1_FB2 0x00000004U
2683 #define CAN_F9R1_FB3 0x00000008U
2684 #define CAN_F9R1_FB4 0x00000010U
2685 #define CAN_F9R1_FB5 0x00000020U
2686 #define CAN_F9R1_FB6 0x00000040U
2687 #define CAN_F9R1_FB7 0x00000080U
2688 #define CAN_F9R1_FB8 0x00000100U
2689 #define CAN_F9R1_FB9 0x00000200U
2690 #define CAN_F9R1_FB10 0x00000400U
2691 #define CAN_F9R1_FB11 0x00000800U
2692 #define CAN_F9R1_FB12 0x00001000U
2693 #define CAN_F9R1_FB13 0x00002000U
2694 #define CAN_F9R1_FB14 0x00004000U
2695 #define CAN_F9R1_FB15 0x00008000U
2696 #define CAN_F9R1_FB16 0x00010000U
2697 #define CAN_F9R1_FB17 0x00020000U
2698 #define CAN_F9R1_FB18 0x00040000U
2699 #define CAN_F9R1_FB19 0x00080000U
2700 #define CAN_F9R1_FB20 0x00100000U
2701 #define CAN_F9R1_FB21 0x00200000U
2702 #define CAN_F9R1_FB22 0x00400000U
2703 #define CAN_F9R1_FB23 0x00800000U
2704 #define CAN_F9R1_FB24 0x01000000U
2705 #define CAN_F9R1_FB25 0x02000000U
2706 #define CAN_F9R1_FB26 0x04000000U
2707 #define CAN_F9R1_FB27 0x08000000U
2708 #define CAN_F9R1_FB28 0x10000000U
2709 #define CAN_F9R1_FB29 0x20000000U
2710 #define CAN_F9R1_FB30 0x40000000U
2711 #define CAN_F9R1_FB31 0x80000000U
2713 /******************* Bit definition for CAN_F10R1 register ******************/
2714 #define CAN_F10R1_FB0 0x00000001U
2715 #define CAN_F10R1_FB1 0x00000002U
2716 #define CAN_F10R1_FB2 0x00000004U
2717 #define CAN_F10R1_FB3 0x00000008U
2718 #define CAN_F10R1_FB4 0x00000010U
2719 #define CAN_F10R1_FB5 0x00000020U
2720 #define CAN_F10R1_FB6 0x00000040U
2721 #define CAN_F10R1_FB7 0x00000080U
2722 #define CAN_F10R1_FB8 0x00000100U
2723 #define CAN_F10R1_FB9 0x00000200U
2724 #define CAN_F10R1_FB10 0x00000400U
2725 #define CAN_F10R1_FB11 0x00000800U
2726 #define CAN_F10R1_FB12 0x00001000U
2727 #define CAN_F10R1_FB13 0x00002000U
2728 #define CAN_F10R1_FB14 0x00004000U
2729 #define CAN_F10R1_FB15 0x00008000U
2730 #define CAN_F10R1_FB16 0x00010000U
2731 #define CAN_F10R1_FB17 0x00020000U
2732 #define CAN_F10R1_FB18 0x00040000U
2733 #define CAN_F10R1_FB19 0x00080000U
2734 #define CAN_F10R1_FB20 0x00100000U
2735 #define CAN_F10R1_FB21 0x00200000U
2736 #define CAN_F10R1_FB22 0x00400000U
2737 #define CAN_F10R1_FB23 0x00800000U
2738 #define CAN_F10R1_FB24 0x01000000U
2739 #define CAN_F10R1_FB25 0x02000000U
2740 #define CAN_F10R1_FB26 0x04000000U
2741 #define CAN_F10R1_FB27 0x08000000U
2742 #define CAN_F10R1_FB28 0x10000000U
2743 #define CAN_F10R1_FB29 0x20000000U
2744 #define CAN_F10R1_FB30 0x40000000U
2745 #define CAN_F10R1_FB31 0x80000000U
2747 /******************* Bit definition for CAN_F11R1 register ******************/
2748 #define CAN_F11R1_FB0 0x00000001U
2749 #define CAN_F11R1_FB1 0x00000002U
2750 #define CAN_F11R1_FB2 0x00000004U
2751 #define CAN_F11R1_FB3 0x00000008U
2752 #define CAN_F11R1_FB4 0x00000010U
2753 #define CAN_F11R1_FB5 0x00000020U
2754 #define CAN_F11R1_FB6 0x00000040U
2755 #define CAN_F11R1_FB7 0x00000080U
2756 #define CAN_F11R1_FB8 0x00000100U
2757 #define CAN_F11R1_FB9 0x00000200U
2758 #define CAN_F11R1_FB10 0x00000400U
2759 #define CAN_F11R1_FB11 0x00000800U
2760 #define CAN_F11R1_FB12 0x00001000U
2761 #define CAN_F11R1_FB13 0x00002000U
2762 #define CAN_F11R1_FB14 0x00004000U
2763 #define CAN_F11R1_FB15 0x00008000U
2764 #define CAN_F11R1_FB16 0x00010000U
2765 #define CAN_F11R1_FB17 0x00020000U
2766 #define CAN_F11R1_FB18 0x00040000U
2767 #define CAN_F11R1_FB19 0x00080000U
2768 #define CAN_F11R1_FB20 0x00100000U
2769 #define CAN_F11R1_FB21 0x00200000U
2770 #define CAN_F11R1_FB22 0x00400000U
2771 #define CAN_F11R1_FB23 0x00800000U
2772 #define CAN_F11R1_FB24 0x01000000U
2773 #define CAN_F11R1_FB25 0x02000000U
2774 #define CAN_F11R1_FB26 0x04000000U
2775 #define CAN_F11R1_FB27 0x08000000U
2776 #define CAN_F11R1_FB28 0x10000000U
2777 #define CAN_F11R1_FB29 0x20000000U
2778 #define CAN_F11R1_FB30 0x40000000U
2779 #define CAN_F11R1_FB31 0x80000000U
2781 /******************* Bit definition for CAN_F12R1 register ******************/
2782 #define CAN_F12R1_FB0 0x00000001U
2783 #define CAN_F12R1_FB1 0x00000002U
2784 #define CAN_F12R1_FB2 0x00000004U
2785 #define CAN_F12R1_FB3 0x00000008U
2786 #define CAN_F12R1_FB4 0x00000010U
2787 #define CAN_F12R1_FB5 0x00000020U
2788 #define CAN_F12R1_FB6 0x00000040U
2789 #define CAN_F12R1_FB7 0x00000080U
2790 #define CAN_F12R1_FB8 0x00000100U
2791 #define CAN_F12R1_FB9 0x00000200U
2792 #define CAN_F12R1_FB10 0x00000400U
2793 #define CAN_F12R1_FB11 0x00000800U
2794 #define CAN_F12R1_FB12 0x00001000U
2795 #define CAN_F12R1_FB13 0x00002000U
2796 #define CAN_F12R1_FB14 0x00004000U
2797 #define CAN_F12R1_FB15 0x00008000U
2798 #define CAN_F12R1_FB16 0x00010000U
2799 #define CAN_F12R1_FB17 0x00020000U
2800 #define CAN_F12R1_FB18 0x00040000U
2801 #define CAN_F12R1_FB19 0x00080000U
2802 #define CAN_F12R1_FB20 0x00100000U
2803 #define CAN_F12R1_FB21 0x00200000U
2804 #define CAN_F12R1_FB22 0x00400000U
2805 #define CAN_F12R1_FB23 0x00800000U
2806 #define CAN_F12R1_FB24 0x01000000U
2807 #define CAN_F12R1_FB25 0x02000000U
2808 #define CAN_F12R1_FB26 0x04000000U
2809 #define CAN_F12R1_FB27 0x08000000U
2810 #define CAN_F12R1_FB28 0x10000000U
2811 #define CAN_F12R1_FB29 0x20000000U
2812 #define CAN_F12R1_FB30 0x40000000U
2813 #define CAN_F12R1_FB31 0x80000000U
2815 /******************* Bit definition for CAN_F13R1 register ******************/
2816 #define CAN_F13R1_FB0 0x00000001U
2817 #define CAN_F13R1_FB1 0x00000002U
2818 #define CAN_F13R1_FB2 0x00000004U
2819 #define CAN_F13R1_FB3 0x00000008U
2820 #define CAN_F13R1_FB4 0x00000010U
2821 #define CAN_F13R1_FB5 0x00000020U
2822 #define CAN_F13R1_FB6 0x00000040U
2823 #define CAN_F13R1_FB7 0x00000080U
2824 #define CAN_F13R1_FB8 0x00000100U
2825 #define CAN_F13R1_FB9 0x00000200U
2826 #define CAN_F13R1_FB10 0x00000400U
2827 #define CAN_F13R1_FB11 0x00000800U
2828 #define CAN_F13R1_FB12 0x00001000U
2829 #define CAN_F13R1_FB13 0x00002000U
2830 #define CAN_F13R1_FB14 0x00004000U
2831 #define CAN_F13R1_FB15 0x00008000U
2832 #define CAN_F13R1_FB16 0x00010000U
2833 #define CAN_F13R1_FB17 0x00020000U
2834 #define CAN_F13R1_FB18 0x00040000U
2835 #define CAN_F13R1_FB19 0x00080000U
2836 #define CAN_F13R1_FB20 0x00100000U
2837 #define CAN_F13R1_FB21 0x00200000U
2838 #define CAN_F13R1_FB22 0x00400000U
2839 #define CAN_F13R1_FB23 0x00800000U
2840 #define CAN_F13R1_FB24 0x01000000U
2841 #define CAN_F13R1_FB25 0x02000000U
2842 #define CAN_F13R1_FB26 0x04000000U
2843 #define CAN_F13R1_FB27 0x08000000U
2844 #define CAN_F13R1_FB28 0x10000000U
2845 #define CAN_F13R1_FB29 0x20000000U
2846 #define CAN_F13R1_FB30 0x40000000U
2847 #define CAN_F13R1_FB31 0x80000000U
2849 /******************* Bit definition for CAN_F0R2 register *******************/
2850 #define CAN_F0R2_FB0 0x00000001U
2851 #define CAN_F0R2_FB1 0x00000002U
2852 #define CAN_F0R2_FB2 0x00000004U
2853 #define CAN_F0R2_FB3 0x00000008U
2854 #define CAN_F0R2_FB4 0x00000010U
2855 #define CAN_F0R2_FB5 0x00000020U
2856 #define CAN_F0R2_FB6 0x00000040U
2857 #define CAN_F0R2_FB7 0x00000080U
2858 #define CAN_F0R2_FB8 0x00000100U
2859 #define CAN_F0R2_FB9 0x00000200U
2860 #define CAN_F0R2_FB10 0x00000400U
2861 #define CAN_F0R2_FB11 0x00000800U
2862 #define CAN_F0R2_FB12 0x00001000U
2863 #define CAN_F0R2_FB13 0x00002000U
2864 #define CAN_F0R2_FB14 0x00004000U
2865 #define CAN_F0R2_FB15 0x00008000U
2866 #define CAN_F0R2_FB16 0x00010000U
2867 #define CAN_F0R2_FB17 0x00020000U
2868 #define CAN_F0R2_FB18 0x00040000U
2869 #define CAN_F0R2_FB19 0x00080000U
2870 #define CAN_F0R2_FB20 0x00100000U
2871 #define CAN_F0R2_FB21 0x00200000U
2872 #define CAN_F0R2_FB22 0x00400000U
2873 #define CAN_F0R2_FB23 0x00800000U
2874 #define CAN_F0R2_FB24 0x01000000U
2875 #define CAN_F0R2_FB25 0x02000000U
2876 #define CAN_F0R2_FB26 0x04000000U
2877 #define CAN_F0R2_FB27 0x08000000U
2878 #define CAN_F0R2_FB28 0x10000000U
2879 #define CAN_F0R2_FB29 0x20000000U
2880 #define CAN_F0R2_FB30 0x40000000U
2881 #define CAN_F0R2_FB31 0x80000000U
2883 /******************* Bit definition for CAN_F1R2 register *******************/
2884 #define CAN_F1R2_FB0 0x00000001U
2885 #define CAN_F1R2_FB1 0x00000002U
2886 #define CAN_F1R2_FB2 0x00000004U
2887 #define CAN_F1R2_FB3 0x00000008U
2888 #define CAN_F1R2_FB4 0x00000010U
2889 #define CAN_F1R2_FB5 0x00000020U
2890 #define CAN_F1R2_FB6 0x00000040U
2891 #define CAN_F1R2_FB7 0x00000080U
2892 #define CAN_F1R2_FB8 0x00000100U
2893 #define CAN_F1R2_FB9 0x00000200U
2894 #define CAN_F1R2_FB10 0x00000400U
2895 #define CAN_F1R2_FB11 0x00000800U
2896 #define CAN_F1R2_FB12 0x00001000U
2897 #define CAN_F1R2_FB13 0x00002000U
2898 #define CAN_F1R2_FB14 0x00004000U
2899 #define CAN_F1R2_FB15 0x00008000U
2900 #define CAN_F1R2_FB16 0x00010000U
2901 #define CAN_F1R2_FB17 0x00020000U
2902 #define CAN_F1R2_FB18 0x00040000U
2903 #define CAN_F1R2_FB19 0x00080000U
2904 #define CAN_F1R2_FB20 0x00100000U
2905 #define CAN_F1R2_FB21 0x00200000U
2906 #define CAN_F1R2_FB22 0x00400000U
2907 #define CAN_F1R2_FB23 0x00800000U
2908 #define CAN_F1R2_FB24 0x01000000U
2909 #define CAN_F1R2_FB25 0x02000000U
2910 #define CAN_F1R2_FB26 0x04000000U
2911 #define CAN_F1R2_FB27 0x08000000U
2912 #define CAN_F1R2_FB28 0x10000000U
2913 #define CAN_F1R2_FB29 0x20000000U
2914 #define CAN_F1R2_FB30 0x40000000U
2915 #define CAN_F1R2_FB31 0x80000000U
2917 /******************* Bit definition for CAN_F2R2 register *******************/
2918 #define CAN_F2R2_FB0 0x00000001U
2919 #define CAN_F2R2_FB1 0x00000002U
2920 #define CAN_F2R2_FB2 0x00000004U
2921 #define CAN_F2R2_FB3 0x00000008U
2922 #define CAN_F2R2_FB4 0x00000010U
2923 #define CAN_F2R2_FB5 0x00000020U
2924 #define CAN_F2R2_FB6 0x00000040U
2925 #define CAN_F2R2_FB7 0x00000080U
2926 #define CAN_F2R2_FB8 0x00000100U
2927 #define CAN_F2R2_FB9 0x00000200U
2928 #define CAN_F2R2_FB10 0x00000400U
2929 #define CAN_F2R2_FB11 0x00000800U
2930 #define CAN_F2R2_FB12 0x00001000U
2931 #define CAN_F2R2_FB13 0x00002000U
2932 #define CAN_F2R2_FB14 0x00004000U
2933 #define CAN_F2R2_FB15 0x00008000U
2934 #define CAN_F2R2_FB16 0x00010000U
2935 #define CAN_F2R2_FB17 0x00020000U
2936 #define CAN_F2R2_FB18 0x00040000U
2937 #define CAN_F2R2_FB19 0x00080000U
2938 #define CAN_F2R2_FB20 0x00100000U
2939 #define CAN_F2R2_FB21 0x00200000U
2940 #define CAN_F2R2_FB22 0x00400000U
2941 #define CAN_F2R2_FB23 0x00800000U
2942 #define CAN_F2R2_FB24 0x01000000U
2943 #define CAN_F2R2_FB25 0x02000000U
2944 #define CAN_F2R2_FB26 0x04000000U
2945 #define CAN_F2R2_FB27 0x08000000U
2946 #define CAN_F2R2_FB28 0x10000000U
2947 #define CAN_F2R2_FB29 0x20000000U
2948 #define CAN_F2R2_FB30 0x40000000U
2949 #define CAN_F2R2_FB31 0x80000000U
2951 /******************* Bit definition for CAN_F3R2 register *******************/
2952 #define CAN_F3R2_FB0 0x00000001U
2953 #define CAN_F3R2_FB1 0x00000002U
2954 #define CAN_F3R2_FB2 0x00000004U
2955 #define CAN_F3R2_FB3 0x00000008U
2956 #define CAN_F3R2_FB4 0x00000010U
2957 #define CAN_F3R2_FB5 0x00000020U
2958 #define CAN_F3R2_FB6 0x00000040U
2959 #define CAN_F3R2_FB7 0x00000080U
2960 #define CAN_F3R2_FB8 0x00000100U
2961 #define CAN_F3R2_FB9 0x00000200U
2962 #define CAN_F3R2_FB10 0x00000400U
2963 #define CAN_F3R2_FB11 0x00000800U
2964 #define CAN_F3R2_FB12 0x00001000U
2965 #define CAN_F3R2_FB13 0x00002000U
2966 #define CAN_F3R2_FB14 0x00004000U
2967 #define CAN_F3R2_FB15 0x00008000U
2968 #define CAN_F3R2_FB16 0x00010000U
2969 #define CAN_F3R2_FB17 0x00020000U
2970 #define CAN_F3R2_FB18 0x00040000U
2971 #define CAN_F3R2_FB19 0x00080000U
2972 #define CAN_F3R2_FB20 0x00100000U
2973 #define CAN_F3R2_FB21 0x00200000U
2974 #define CAN_F3R2_FB22 0x00400000U
2975 #define CAN_F3R2_FB23 0x00800000U
2976 #define CAN_F3R2_FB24 0x01000000U
2977 #define CAN_F3R2_FB25 0x02000000U
2978 #define CAN_F3R2_FB26 0x04000000U
2979 #define CAN_F3R2_FB27 0x08000000U
2980 #define CAN_F3R2_FB28 0x10000000U
2981 #define CAN_F3R2_FB29 0x20000000U
2982 #define CAN_F3R2_FB30 0x40000000U
2983 #define CAN_F3R2_FB31 0x80000000U
2985 /******************* Bit definition for CAN_F4R2 register *******************/
2986 #define CAN_F4R2_FB0 0x00000001U
2987 #define CAN_F4R2_FB1 0x00000002U
2988 #define CAN_F4R2_FB2 0x00000004U
2989 #define CAN_F4R2_FB3 0x00000008U
2990 #define CAN_F4R2_FB4 0x00000010U
2991 #define CAN_F4R2_FB5 0x00000020U
2992 #define CAN_F4R2_FB6 0x00000040U
2993 #define CAN_F4R2_FB7 0x00000080U
2994 #define CAN_F4R2_FB8 0x00000100U
2995 #define CAN_F4R2_FB9 0x00000200U
2996 #define CAN_F4R2_FB10 0x00000400U
2997 #define CAN_F4R2_FB11 0x00000800U
2998 #define CAN_F4R2_FB12 0x00001000U
2999 #define CAN_F4R2_FB13 0x00002000U
3000 #define CAN_F4R2_FB14 0x00004000U
3001 #define CAN_F4R2_FB15 0x00008000U
3002 #define CAN_F4R2_FB16 0x00010000U
3003 #define CAN_F4R2_FB17 0x00020000U
3004 #define CAN_F4R2_FB18 0x00040000U
3005 #define CAN_F4R2_FB19 0x00080000U
3006 #define CAN_F4R2_FB20 0x00100000U
3007 #define CAN_F4R2_FB21 0x00200000U
3008 #define CAN_F4R2_FB22 0x00400000U
3009 #define CAN_F4R2_FB23 0x00800000U
3010 #define CAN_F4R2_FB24 0x01000000U
3011 #define CAN_F4R2_FB25 0x02000000U
3012 #define CAN_F4R2_FB26 0x04000000U
3013 #define CAN_F4R2_FB27 0x08000000U
3014 #define CAN_F4R2_FB28 0x10000000U
3015 #define CAN_F4R2_FB29 0x20000000U
3016 #define CAN_F4R2_FB30 0x40000000U
3017 #define CAN_F4R2_FB31 0x80000000U
3019 /******************* Bit definition for CAN_F5R2 register *******************/
3020 #define CAN_F5R2_FB0 0x00000001U
3021 #define CAN_F5R2_FB1 0x00000002U
3022 #define CAN_F5R2_FB2 0x00000004U
3023 #define CAN_F5R2_FB3 0x00000008U
3024 #define CAN_F5R2_FB4 0x00000010U
3025 #define CAN_F5R2_FB5 0x00000020U
3026 #define CAN_F5R2_FB6 0x00000040U
3027 #define CAN_F5R2_FB7 0x00000080U
3028 #define CAN_F5R2_FB8 0x00000100U
3029 #define CAN_F5R2_FB9 0x00000200U
3030 #define CAN_F5R2_FB10 0x00000400U
3031 #define CAN_F5R2_FB11 0x00000800U
3032 #define CAN_F5R2_FB12 0x00001000U
3033 #define CAN_F5R2_FB13 0x00002000U
3034 #define CAN_F5R2_FB14 0x00004000U
3035 #define CAN_F5R2_FB15 0x00008000U
3036 #define CAN_F5R2_FB16 0x00010000U
3037 #define CAN_F5R2_FB17 0x00020000U
3038 #define CAN_F5R2_FB18 0x00040000U
3039 #define CAN_F5R2_FB19 0x00080000U
3040 #define CAN_F5R2_FB20 0x00100000U
3041 #define CAN_F5R2_FB21 0x00200000U
3042 #define CAN_F5R2_FB22 0x00400000U
3043 #define CAN_F5R2_FB23 0x00800000U
3044 #define CAN_F5R2_FB24 0x01000000U
3045 #define CAN_F5R2_FB25 0x02000000U
3046 #define CAN_F5R2_FB26 0x04000000U
3047 #define CAN_F5R2_FB27 0x08000000U
3048 #define CAN_F5R2_FB28 0x10000000U
3049 #define CAN_F5R2_FB29 0x20000000U
3050 #define CAN_F5R2_FB30 0x40000000U
3051 #define CAN_F5R2_FB31 0x80000000U
3053 /******************* Bit definition for CAN_F6R2 register *******************/
3054 #define CAN_F6R2_FB0 0x00000001U
3055 #define CAN_F6R2_FB1 0x00000002U
3056 #define CAN_F6R2_FB2 0x00000004U
3057 #define CAN_F6R2_FB3 0x00000008U
3058 #define CAN_F6R2_FB4 0x00000010U
3059 #define CAN_F6R2_FB5 0x00000020U
3060 #define CAN_F6R2_FB6 0x00000040U
3061 #define CAN_F6R2_FB7 0x00000080U
3062 #define CAN_F6R2_FB8 0x00000100U
3063 #define CAN_F6R2_FB9 0x00000200U
3064 #define CAN_F6R2_FB10 0x00000400U
3065 #define CAN_F6R2_FB11 0x00000800U
3066 #define CAN_F6R2_FB12 0x00001000U
3067 #define CAN_F6R2_FB13 0x00002000U
3068 #define CAN_F6R2_FB14 0x00004000U
3069 #define CAN_F6R2_FB15 0x00008000U
3070 #define CAN_F6R2_FB16 0x00010000U
3071 #define CAN_F6R2_FB17 0x00020000U
3072 #define CAN_F6R2_FB18 0x00040000U
3073 #define CAN_F6R2_FB19 0x00080000U
3074 #define CAN_F6R2_FB20 0x00100000U
3075 #define CAN_F6R2_FB21 0x00200000U
3076 #define CAN_F6R2_FB22 0x00400000U
3077 #define CAN_F6R2_FB23 0x00800000U
3078 #define CAN_F6R2_FB24 0x01000000U
3079 #define CAN_F6R2_FB25 0x02000000U
3080 #define CAN_F6R2_FB26 0x04000000U
3081 #define CAN_F6R2_FB27 0x08000000U
3082 #define CAN_F6R2_FB28 0x10000000U
3083 #define CAN_F6R2_FB29 0x20000000U
3084 #define CAN_F6R2_FB30 0x40000000U
3085 #define CAN_F6R2_FB31 0x80000000U
3087 /******************* Bit definition for CAN_F7R2 register *******************/
3088 #define CAN_F7R2_FB0 0x00000001U
3089 #define CAN_F7R2_FB1 0x00000002U
3090 #define CAN_F7R2_FB2 0x00000004U
3091 #define CAN_F7R2_FB3 0x00000008U
3092 #define CAN_F7R2_FB4 0x00000010U
3093 #define CAN_F7R2_FB5 0x00000020U
3094 #define CAN_F7R2_FB6 0x00000040U
3095 #define CAN_F7R2_FB7 0x00000080U
3096 #define CAN_F7R2_FB8 0x00000100U
3097 #define CAN_F7R2_FB9 0x00000200U
3098 #define CAN_F7R2_FB10 0x00000400U
3099 #define CAN_F7R2_FB11 0x00000800U
3100 #define CAN_F7R2_FB12 0x00001000U
3101 #define CAN_F7R2_FB13 0x00002000U
3102 #define CAN_F7R2_FB14 0x00004000U
3103 #define CAN_F7R2_FB15 0x00008000U
3104 #define CAN_F7R2_FB16 0x00010000U
3105 #define CAN_F7R2_FB17 0x00020000U
3106 #define CAN_F7R2_FB18 0x00040000U
3107 #define CAN_F7R2_FB19 0x00080000U
3108 #define CAN_F7R2_FB20 0x00100000U
3109 #define CAN_F7R2_FB21 0x00200000U
3110 #define CAN_F7R2_FB22 0x00400000U
3111 #define CAN_F7R2_FB23 0x00800000U
3112 #define CAN_F7R2_FB24 0x01000000U
3113 #define CAN_F7R2_FB25 0x02000000U
3114 #define CAN_F7R2_FB26 0x04000000U
3115 #define CAN_F7R2_FB27 0x08000000U
3116 #define CAN_F7R2_FB28 0x10000000U
3117 #define CAN_F7R2_FB29 0x20000000U
3118 #define CAN_F7R2_FB30 0x40000000U
3119 #define CAN_F7R2_FB31 0x80000000U
3121 /******************* Bit definition for CAN_F8R2 register *******************/
3122 #define CAN_F8R2_FB0 0x00000001U
3123 #define CAN_F8R2_FB1 0x00000002U
3124 #define CAN_F8R2_FB2 0x00000004U
3125 #define CAN_F8R2_FB3 0x00000008U
3126 #define CAN_F8R2_FB4 0x00000010U
3127 #define CAN_F8R2_FB5 0x00000020U
3128 #define CAN_F8R2_FB6 0x00000040U
3129 #define CAN_F8R2_FB7 0x00000080U
3130 #define CAN_F8R2_FB8 0x00000100U
3131 #define CAN_F8R2_FB9 0x00000200U
3132 #define CAN_F8R2_FB10 0x00000400U
3133 #define CAN_F8R2_FB11 0x00000800U
3134 #define CAN_F8R2_FB12 0x00001000U
3135 #define CAN_F8R2_FB13 0x00002000U
3136 #define CAN_F8R2_FB14 0x00004000U
3137 #define CAN_F8R2_FB15 0x00008000U
3138 #define CAN_F8R2_FB16 0x00010000U
3139 #define CAN_F8R2_FB17 0x00020000U
3140 #define CAN_F8R2_FB18 0x00040000U
3141 #define CAN_F8R2_FB19 0x00080000U
3142 #define CAN_F8R2_FB20 0x00100000U
3143 #define CAN_F8R2_FB21 0x00200000U
3144 #define CAN_F8R2_FB22 0x00400000U
3145 #define CAN_F8R2_FB23 0x00800000U
3146 #define CAN_F8R2_FB24 0x01000000U
3147 #define CAN_F8R2_FB25 0x02000000U
3148 #define CAN_F8R2_FB26 0x04000000U
3149 #define CAN_F8R2_FB27 0x08000000U
3150 #define CAN_F8R2_FB28 0x10000000U
3151 #define CAN_F8R2_FB29 0x20000000U
3152 #define CAN_F8R2_FB30 0x40000000U
3153 #define CAN_F8R2_FB31 0x80000000U
3155 /******************* Bit definition for CAN_F9R2 register *******************/
3156 #define CAN_F9R2_FB0 0x00000001U
3157 #define CAN_F9R2_FB1 0x00000002U
3158 #define CAN_F9R2_FB2 0x00000004U
3159 #define CAN_F9R2_FB3 0x00000008U
3160 #define CAN_F9R2_FB4 0x00000010U
3161 #define CAN_F9R2_FB5 0x00000020U
3162 #define CAN_F9R2_FB6 0x00000040U
3163 #define CAN_F9R2_FB7 0x00000080U
3164 #define CAN_F9R2_FB8 0x00000100U
3165 #define CAN_F9R2_FB9 0x00000200U
3166 #define CAN_F9R2_FB10 0x00000400U
3167 #define CAN_F9R2_FB11 0x00000800U
3168 #define CAN_F9R2_FB12 0x00001000U
3169 #define CAN_F9R2_FB13 0x00002000U
3170 #define CAN_F9R2_FB14 0x00004000U
3171 #define CAN_F9R2_FB15 0x00008000U
3172 #define CAN_F9R2_FB16 0x00010000U
3173 #define CAN_F9R2_FB17 0x00020000U
3174 #define CAN_F9R2_FB18 0x00040000U
3175 #define CAN_F9R2_FB19 0x00080000U
3176 #define CAN_F9R2_FB20 0x00100000U
3177 #define CAN_F9R2_FB21 0x00200000U
3178 #define CAN_F9R2_FB22 0x00400000U
3179 #define CAN_F9R2_FB23 0x00800000U
3180 #define CAN_F9R2_FB24 0x01000000U
3181 #define CAN_F9R2_FB25 0x02000000U
3182 #define CAN_F9R2_FB26 0x04000000U
3183 #define CAN_F9R2_FB27 0x08000000U
3184 #define CAN_F9R2_FB28 0x10000000U
3185 #define CAN_F9R2_FB29 0x20000000U
3186 #define CAN_F9R2_FB30 0x40000000U
3187 #define CAN_F9R2_FB31 0x80000000U
3189 /******************* Bit definition for CAN_F10R2 register ******************/
3190 #define CAN_F10R2_FB0 0x00000001U
3191 #define CAN_F10R2_FB1 0x00000002U
3192 #define CAN_F10R2_FB2 0x00000004U
3193 #define CAN_F10R2_FB3 0x00000008U
3194 #define CAN_F10R2_FB4 0x00000010U
3195 #define CAN_F10R2_FB5 0x00000020U
3196 #define CAN_F10R2_FB6 0x00000040U
3197 #define CAN_F10R2_FB7 0x00000080U
3198 #define CAN_F10R2_FB8 0x00000100U
3199 #define CAN_F10R2_FB9 0x00000200U
3200 #define CAN_F10R2_FB10 0x00000400U
3201 #define CAN_F10R2_FB11 0x00000800U
3202 #define CAN_F10R2_FB12 0x00001000U
3203 #define CAN_F10R2_FB13 0x00002000U
3204 #define CAN_F10R2_FB14 0x00004000U
3205 #define CAN_F10R2_FB15 0x00008000U
3206 #define CAN_F10R2_FB16 0x00010000U
3207 #define CAN_F10R2_FB17 0x00020000U
3208 #define CAN_F10R2_FB18 0x00040000U
3209 #define CAN_F10R2_FB19 0x00080000U
3210 #define CAN_F10R2_FB20 0x00100000U
3211 #define CAN_F10R2_FB21 0x00200000U
3212 #define CAN_F10R2_FB22 0x00400000U
3213 #define CAN_F10R2_FB23 0x00800000U
3214 #define CAN_F10R2_FB24 0x01000000U
3215 #define CAN_F10R2_FB25 0x02000000U
3216 #define CAN_F10R2_FB26 0x04000000U
3217 #define CAN_F10R2_FB27 0x08000000U
3218 #define CAN_F10R2_FB28 0x10000000U
3219 #define CAN_F10R2_FB29 0x20000000U
3220 #define CAN_F10R2_FB30 0x40000000U
3221 #define CAN_F10R2_FB31 0x80000000U
3223 /******************* Bit definition for CAN_F11R2 register ******************/
3224 #define CAN_F11R2_FB0 0x00000001U
3225 #define CAN_F11R2_FB1 0x00000002U
3226 #define CAN_F11R2_FB2 0x00000004U
3227 #define CAN_F11R2_FB3 0x00000008U
3228 #define CAN_F11R2_FB4 0x00000010U
3229 #define CAN_F11R2_FB5 0x00000020U
3230 #define CAN_F11R2_FB6 0x00000040U
3231 #define CAN_F11R2_FB7 0x00000080U
3232 #define CAN_F11R2_FB8 0x00000100U
3233 #define CAN_F11R2_FB9 0x00000200U
3234 #define CAN_F11R2_FB10 0x00000400U
3235 #define CAN_F11R2_FB11 0x00000800U
3236 #define CAN_F11R2_FB12 0x00001000U
3237 #define CAN_F11R2_FB13 0x00002000U
3238 #define CAN_F11R2_FB14 0x00004000U
3239 #define CAN_F11R2_FB15 0x00008000U
3240 #define CAN_F11R2_FB16 0x00010000U
3241 #define CAN_F11R2_FB17 0x00020000U
3242 #define CAN_F11R2_FB18 0x00040000U
3243 #define CAN_F11R2_FB19 0x00080000U
3244 #define CAN_F11R2_FB20 0x00100000U
3245 #define CAN_F11R2_FB21 0x00200000U
3246 #define CAN_F11R2_FB22 0x00400000U
3247 #define CAN_F11R2_FB23 0x00800000U
3248 #define CAN_F11R2_FB24 0x01000000U
3249 #define CAN_F11R2_FB25 0x02000000U
3250 #define CAN_F11R2_FB26 0x04000000U
3251 #define CAN_F11R2_FB27 0x08000000U
3252 #define CAN_F11R2_FB28 0x10000000U
3253 #define CAN_F11R2_FB29 0x20000000U
3254 #define CAN_F11R2_FB30 0x40000000U
3255 #define CAN_F11R2_FB31 0x80000000U
3257 /******************* Bit definition for CAN_F12R2 register ******************/
3258 #define CAN_F12R2_FB0 0x00000001U
3259 #define CAN_F12R2_FB1 0x00000002U
3260 #define CAN_F12R2_FB2 0x00000004U
3261 #define CAN_F12R2_FB3 0x00000008U
3262 #define CAN_F12R2_FB4 0x00000010U
3263 #define CAN_F12R2_FB5 0x00000020U
3264 #define CAN_F12R2_FB6 0x00000040U
3265 #define CAN_F12R2_FB7 0x00000080U
3266 #define CAN_F12R2_FB8 0x00000100U
3267 #define CAN_F12R2_FB9 0x00000200U
3268 #define CAN_F12R2_FB10 0x00000400U
3269 #define CAN_F12R2_FB11 0x00000800U
3270 #define CAN_F12R2_FB12 0x00001000U
3271 #define CAN_F12R2_FB13 0x00002000U
3272 #define CAN_F12R2_FB14 0x00004000U
3273 #define CAN_F12R2_FB15 0x00008000U
3274 #define CAN_F12R2_FB16 0x00010000U
3275 #define CAN_F12R2_FB17 0x00020000U
3276 #define CAN_F12R2_FB18 0x00040000U
3277 #define CAN_F12R2_FB19 0x00080000U
3278 #define CAN_F12R2_FB20 0x00100000U
3279 #define CAN_F12R2_FB21 0x00200000U
3280 #define CAN_F12R2_FB22 0x00400000U
3281 #define CAN_F12R2_FB23 0x00800000U
3282 #define CAN_F12R2_FB24 0x01000000U
3283 #define CAN_F12R2_FB25 0x02000000U
3284 #define CAN_F12R2_FB26 0x04000000U
3285 #define CAN_F12R2_FB27 0x08000000U
3286 #define CAN_F12R2_FB28 0x10000000U
3287 #define CAN_F12R2_FB29 0x20000000U
3288 #define CAN_F12R2_FB30 0x40000000U
3289 #define CAN_F12R2_FB31 0x80000000U
3291 /******************* Bit definition for CAN_F13R2 register ******************/
3292 #define CAN_F13R2_FB0 0x00000001U
3293 #define CAN_F13R2_FB1 0x00000002U
3294 #define CAN_F13R2_FB2 0x00000004U
3295 #define CAN_F13R2_FB3 0x00000008U
3296 #define CAN_F13R2_FB4 0x00000010U
3297 #define CAN_F13R2_FB5 0x00000020U
3298 #define CAN_F13R2_FB6 0x00000040U
3299 #define CAN_F13R2_FB7 0x00000080U
3300 #define CAN_F13R2_FB8 0x00000100U
3301 #define CAN_F13R2_FB9 0x00000200U
3302 #define CAN_F13R2_FB10 0x00000400U
3303 #define CAN_F13R2_FB11 0x00000800U
3304 #define CAN_F13R2_FB12 0x00001000U
3305 #define CAN_F13R2_FB13 0x00002000U
3306 #define CAN_F13R2_FB14 0x00004000U
3307 #define CAN_F13R2_FB15 0x00008000U
3308 #define CAN_F13R2_FB16 0x00010000U
3309 #define CAN_F13R2_FB17 0x00020000U
3310 #define CAN_F13R2_FB18 0x00040000U
3311 #define CAN_F13R2_FB19 0x00080000U
3312 #define CAN_F13R2_FB20 0x00100000U
3313 #define CAN_F13R2_FB21 0x00200000U
3314 #define CAN_F13R2_FB22 0x00400000U
3315 #define CAN_F13R2_FB23 0x00800000U
3316 #define CAN_F13R2_FB24 0x01000000U
3317 #define CAN_F13R2_FB25 0x02000000U
3318 #define CAN_F13R2_FB26 0x04000000U
3319 #define CAN_F13R2_FB27 0x08000000U
3320 #define CAN_F13R2_FB28 0x10000000U
3321 #define CAN_F13R2_FB29 0x20000000U
3322 #define CAN_F13R2_FB30 0x40000000U
3323 #define CAN_F13R2_FB31 0x80000000U
3325 /******************************************************************************/
3326 /* */
3327 /* HDMI-CEC (CEC) */
3328 /* */
3329 /******************************************************************************/
3330 
3331 /******************* Bit definition for CEC_CR register *********************/
3332 #define CEC_CR_CECEN 0x00000001U
3333 #define CEC_CR_TXSOM 0x00000002U
3334 #define CEC_CR_TXEOM 0x00000004U
3336 /******************* Bit definition for CEC_CFGR register *******************/
3337 #define CEC_CFGR_SFT 0x00000007U
3338 #define CEC_CFGR_RXTOL 0x00000008U
3339 #define CEC_CFGR_BRESTP 0x00000010U
3340 #define CEC_CFGR_BREGEN 0x00000020U
3341 #define CEC_CFGR_LBPEGEN 0x00000040U
3342 #define CEC_CFGR_BRDNOGEN 0x00000080U
3343 #define CEC_CFGR_SFTOPT 0x00000100U
3344 #define CEC_CFGR_OAR 0x7FFF0000U
3345 #define CEC_CFGR_LSTN 0x80000000U
3347 /******************* Bit definition for CEC_TXDR register *******************/
3348 #define CEC_TXDR_TXD 0x000000FFU
3350 /******************* Bit definition for CEC_RXDR register *******************/
3351 #define CEC_TXDR_RXD 0x000000FFU
3353 /******************* Bit definition for CEC_ISR register ********************/
3354 #define CEC_ISR_RXBR 0x00000001U
3355 #define CEC_ISR_RXEND 0x00000002U
3356 #define CEC_ISR_RXOVR 0x00000004U
3357 #define CEC_ISR_BRE 0x00000008U
3358 #define CEC_ISR_SBPE 0x00000010U
3359 #define CEC_ISR_LBPE 0x00000020U
3360 #define CEC_ISR_RXACKE 0x00000040U
3361 #define CEC_ISR_ARBLST 0x00000080U
3362 #define CEC_ISR_TXBR 0x00000100U
3363 #define CEC_ISR_TXEND 0x00000200U
3364 #define CEC_ISR_TXUDR 0x00000400U
3365 #define CEC_ISR_TXERR 0x00000800U
3366 #define CEC_ISR_TXACKE 0x00001000U
3368 /******************* Bit definition for CEC_IER register ********************/
3369 #define CEC_IER_RXBRIE 0x00000001U
3370 #define CEC_IER_RXENDIE 0x00000002U
3371 #define CEC_IER_RXOVRIE 0x00000004U
3372 #define CEC_IER_BREIE 0x00000008U
3373 #define CEC_IER_SBPEIE 0x00000010U
3374 #define CEC_IER_LBPEIE 0x00000020U
3375 #define CEC_IER_RXACKEIE 0x00000040U
3376 #define CEC_IER_ARBLSTIE 0x00000080U
3377 #define CEC_IER_TXBRIE 0x00000100U
3378 #define CEC_IER_TXENDIE 0x00000200U
3379 #define CEC_IER_TXUDRIE 0x00000400U
3380 #define CEC_IER_TXERRIE 0x00000800U
3381 #define CEC_IER_TXACKEIE 0x00001000U
3383 /******************************************************************************/
3384 /* */
3385 /* CRC calculation unit */
3386 /* */
3387 /******************************************************************************/
3388 /******************* Bit definition for CRC_DR register *********************/
3389 #define CRC_DR_DR 0xFFFFFFFFU
3391 /******************* Bit definition for CRC_IDR register ********************/
3392 #define CRC_IDR_IDR 0x000000FFU
3394 /******************** Bit definition for CRC_CR register ********************/
3395 #define CRC_CR_RESET 0x00000001U
3396 #define CRC_CR_POLYSIZE 0x00000018U
3397 #define CRC_CR_POLYSIZE_0 0x00000008U
3398 #define CRC_CR_POLYSIZE_1 0x00000010U
3399 #define CRC_CR_REV_IN 0x00000060U
3400 #define CRC_CR_REV_IN_0 0x00000020U
3401 #define CRC_CR_REV_IN_1 0x00000040U
3402 #define CRC_CR_REV_OUT 0x00000080U
3404 /******************* Bit definition for CRC_INIT register *******************/
3405 #define CRC_INIT_INIT 0xFFFFFFFFU
3407 /******************* Bit definition for CRC_POL register ********************/
3408 #define CRC_POL_POL 0xFFFFFFFFU
3410 /******************************************************************************/
3411 /* */
3412 /* Crypto Processor */
3413 /* */
3414 /******************************************************************************/
3415 /******************* Bits definition for CRYP_CR register ********************/
3416 #define CRYP_CR_ALGODIR 0x00000004U
3417 
3418 #define CRYP_CR_ALGOMODE 0x00080038U
3419 #define CRYP_CR_ALGOMODE_0 0x00000008U
3420 #define CRYP_CR_ALGOMODE_1 0x00000010U
3421 #define CRYP_CR_ALGOMODE_2 0x00000020U
3422 #define CRYP_CR_ALGOMODE_TDES_ECB 0x00000000U
3423 #define CRYP_CR_ALGOMODE_TDES_CBC 0x00000008U
3424 #define CRYP_CR_ALGOMODE_DES_ECB 0x00000010U
3425 #define CRYP_CR_ALGOMODE_DES_CBC 0x00000018U
3426 #define CRYP_CR_ALGOMODE_AES_ECB 0x00000020U
3427 #define CRYP_CR_ALGOMODE_AES_CBC 0x00000028U
3428 #define CRYP_CR_ALGOMODE_AES_CTR 0x00000030U
3429 #define CRYP_CR_ALGOMODE_AES_KEY 0x00000038U
3430 
3431 #define CRYP_CR_DATATYPE 0x000000C0U
3432 #define CRYP_CR_DATATYPE_0 0x00000040U
3433 #define CRYP_CR_DATATYPE_1 0x00000080U
3434 #define CRYP_CR_KEYSIZE 0x00000300U
3435 #define CRYP_CR_KEYSIZE_0 0x00000100U
3436 #define CRYP_CR_KEYSIZE_1 0x00000200U
3437 #define CRYP_CR_FFLUSH 0x00004000U
3438 #define CRYP_CR_CRYPEN 0x00008000U
3439 
3440 #define CRYP_CR_GCM_CCMPH 0x00030000U
3441 #define CRYP_CR_GCM_CCMPH_0 0x00010000U
3442 #define CRYP_CR_GCM_CCMPH_1 0x00020000U
3443 #define CRYP_CR_ALGOMODE_3 0x00080000U
3444 
3445 /****************** Bits definition for CRYP_SR register *********************/
3446 #define CRYP_SR_IFEM 0x00000001U
3447 #define CRYP_SR_IFNF 0x00000002U
3448 #define CRYP_SR_OFNE 0x00000004U
3449 #define CRYP_SR_OFFU 0x00000008U
3450 #define CRYP_SR_BUSY 0x00000010U
3451 /****************** Bits definition for CRYP_DMACR register ******************/
3452 #define CRYP_DMACR_DIEN 0x00000001U
3453 #define CRYP_DMACR_DOEN 0x00000002U
3454 /***************** Bits definition for CRYP_IMSCR register ******************/
3455 #define CRYP_IMSCR_INIM 0x00000001U
3456 #define CRYP_IMSCR_OUTIM 0x00000002U
3457 /****************** Bits definition for CRYP_RISR register *******************/
3458 #define CRYP_RISR_OUTRIS 0x00000001U
3459 #define CRYP_RISR_INRIS 0x00000002U
3460 /****************** Bits definition for CRYP_MISR register *******************/
3461 #define CRYP_MISR_INMIS 0x00000001U
3462 #define CRYP_MISR_OUTMIS 0x00000002U
3463 
3464 /******************************************************************************/
3465 /* */
3466 /* Digital to Analog Converter */
3467 /* */
3468 /******************************************************************************/
3469 /******************** Bit definition for DAC_CR register ********************/
3470 #define DAC_CR_EN1 0x00000001U
3471 #define DAC_CR_BOFF1 0x00000002U
3472 #define DAC_CR_TEN1 0x00000004U
3473 #define DAC_CR_TSEL1 0x00000038U
3474 #define DAC_CR_TSEL1_0 0x00000008U
3475 #define DAC_CR_TSEL1_1 0x00000010U
3476 #define DAC_CR_TSEL1_2 0x00000020U
3477 #define DAC_CR_WAVE1 0x000000C0U
3478 #define DAC_CR_WAVE1_0 0x00000040U
3479 #define DAC_CR_WAVE1_1 0x00000080U
3480 #define DAC_CR_MAMP1 0x00000F00U
3481 #define DAC_CR_MAMP1_0 0x00000100U
3482 #define DAC_CR_MAMP1_1 0x00000200U
3483 #define DAC_CR_MAMP1_2 0x00000400U
3484 #define DAC_CR_MAMP1_3 0x00000800U
3485 #define DAC_CR_DMAEN1 0x00001000U
3486 #define DAC_CR_DMAUDRIE1 0x00002000U
3487 #define DAC_CR_EN2 0x00010000U
3488 #define DAC_CR_BOFF2 0x00020000U
3489 #define DAC_CR_TEN2 0x00040000U
3490 #define DAC_CR_TSEL2 0x00380000U
3491 #define DAC_CR_TSEL2_0 0x00080000U
3492 #define DAC_CR_TSEL2_1 0x00100000U
3493 #define DAC_CR_TSEL2_2 0x00200000U
3494 #define DAC_CR_WAVE2 0x00C00000U
3495 #define DAC_CR_WAVE2_0 0x00400000U
3496 #define DAC_CR_WAVE2_1 0x00800000U
3497 #define DAC_CR_MAMP2 0x0F000000U
3498 #define DAC_CR_MAMP2_0 0x01000000U
3499 #define DAC_CR_MAMP2_1 0x02000000U
3500 #define DAC_CR_MAMP2_2 0x04000000U
3501 #define DAC_CR_MAMP2_3 0x08000000U
3502 #define DAC_CR_DMAEN2 0x10000000U
3503 #define DAC_CR_DMAUDRIE2 0x20000000U
3505 /***************** Bit definition for DAC_SWTRIGR register ******************/
3506 #define DAC_SWTRIGR_SWTRIG1 0x01U
3507 #define DAC_SWTRIGR_SWTRIG2 0x02U
3509 /***************** Bit definition for DAC_DHR12R1 register ******************/
3510 #define DAC_DHR12R1_DACC1DHR 0x0FFFU
3512 /***************** Bit definition for DAC_DHR12L1 register ******************/
3513 #define DAC_DHR12L1_DACC1DHR 0xFFF0U
3515 /****************** Bit definition for DAC_DHR8R1 register ******************/
3516 #define DAC_DHR8R1_DACC1DHR 0xFFU
3518 /***************** Bit definition for DAC_DHR12R2 register ******************/
3519 #define DAC_DHR12R2_DACC2DHR 0x0FFFU
3521 /***************** Bit definition for DAC_DHR12L2 register ******************/
3522 #define DAC_DHR12L2_DACC2DHR 0xFFF0U
3524 /****************** Bit definition for DAC_DHR8R2 register ******************/
3525 #define DAC_DHR8R2_DACC2DHR 0xFFU
3527 /***************** Bit definition for DAC_DHR12RD register ******************/
3528 #define DAC_DHR12RD_DACC1DHR 0x00000FFFU
3529 #define DAC_DHR12RD_DACC2DHR 0x0FFF0000U
3531 /***************** Bit definition for DAC_DHR12LD register ******************/
3532 #define DAC_DHR12LD_DACC1DHR 0x0000FFF0U
3533 #define DAC_DHR12LD_DACC2DHR 0xFFF00000U
3535 /****************** Bit definition for DAC_DHR8RD register ******************/
3536 #define DAC_DHR8RD_DACC1DHR 0x00FFU
3537 #define DAC_DHR8RD_DACC2DHR 0xFF00U
3539 /******************* Bit definition for DAC_DOR1 register *******************/
3540 #define DAC_DOR1_DACC1DOR 0x0FFFU
3542 /******************* Bit definition for DAC_DOR2 register *******************/
3543 #define DAC_DOR2_DACC2DOR 0x0FFFU
3545 /******************** Bit definition for DAC_SR register ********************/
3546 #define DAC_SR_DMAUDR1 0x00002000U
3547 #define DAC_SR_DMAUDR2 0x20000000U
3549 /******************************************************************************/
3550 /* */
3551 /* Digital Filter for Sigma Delta Modulators */
3552 /* */
3553 /******************************************************************************/
3554 
3555 /**************** DFSDM channel configuration registers ********************/
3556 
3557 /*************** Bit definition for DFSDM_CHCFGR1 register ******************/
3558 #define DFSDM_CHCFGR1_DFSDMEN 0x80000000U
3559 #define DFSDM_CHCFGR1_CKOUTSRC 0x40000000U
3560 #define DFSDM_CHCFGR1_CKOUTDIV 0x00FF0000U
3561 #define DFSDM_CHCFGR1_DATPACK 0x0000C000U
3562 #define DFSDM_CHCFGR1_DATPACK_1 0x00008000U
3563 #define DFSDM_CHCFGR1_DATPACK_0 0x00004000U
3564 #define DFSDM_CHCFGR1_DATMPX 0x00003000U
3565 #define DFSDM_CHCFGR1_DATMPX_1 0x00002000U
3566 #define DFSDM_CHCFGR1_DATMPX_0 0x00001000U
3567 #define DFSDM_CHCFGR1_CHINSEL 0x00000100U
3568 #define DFSDM_CHCFGR1_CHEN 0x00000080U
3569 #define DFSDM_CHCFGR1_CKABEN 0x00000040U
3570 #define DFSDM_CHCFGR1_SCDEN 0x00000020U
3571 #define DFSDM_CHCFGR1_SPICKSEL 0x0000000CU
3572 #define DFSDM_CHCFGR1_SPICKSEL_1 0x00000008U
3573 #define DFSDM_CHCFGR1_SPICKSEL_0 0x00000004U
3574 #define DFSDM_CHCFGR1_SITP 0x00000003U
3575 #define DFSDM_CHCFGR1_SITP_1 0x00000002U
3576 #define DFSDM_CHCFGR1_SITP_0 0x00000001U
3578 /*************** Bit definition for DFSDM_CHCFGR2 register ******************/
3579 #define DFSDM_CHCFGR2_OFFSET 0xFFFFFF00U
3580 #define DFSDM_CHCFGR2_DTRBS 0x000000F8U
3582 /****************** Bit definition for DFSDM_CHAWSCDR register *****************/
3583 #define DFSDM_CHAWSCDR_AWFORD 0x00C00000U
3584 #define DFSDM_CHAWSCDR_AWFORD_1 0x00800000U
3585 #define DFSDM_CHAWSCDR_AWFORD_0 0x00400000U
3586 #define DFSDM_CHAWSCDR_AWFOSR 0x001F0000U
3587 #define DFSDM_CHAWSCDR_BKSCD 0x0000F000U
3588 #define DFSDM_CHAWSCDR_SCDT 0x000000FFU
3590 /**************** Bit definition for DFSDM_CHWDATR register *******************/
3591 #define DFSDM_CHWDATR_WDATA 0x0000FFFFU
3593 /**************** Bit definition for DFSDM_CHDATINR register *****************/
3594 #define DFSDM_CHDATINR_INDAT0 0x0000FFFFU
3595 #define DFSDM_CHDATINR_INDAT1 0xFFFF0000U
3597 /************************ DFSDM module registers ****************************/
3598 
3599 /******************** Bit definition for DFSDM_FLTCR1 register *******************/
3600 #define DFSDM_FLTCR1_AWFSEL 0x40000000U
3601 #define DFSDM_FLTCR1_FAST 0x20000000U
3602 #define DFSDM_FLTCR1_RCH 0x07000000U
3603 #define DFSDM_FLTCR1_RDMAEN 0x00200000U
3604 #define DFSDM_FLTCR1_RSYNC 0x00080000U
3605 #define DFSDM_FLTCR1_RCONT 0x00040000U
3606 #define DFSDM_FLTCR1_RSWSTART 0x00020000U
3607 #define DFSDM_FLTCR1_JEXTEN 0x00006000U
3608 #define DFSDM_FLTCR1_JEXTEN_1 0x00004000U
3609 #define DFSDM_FLTCR1_JEXTEN_0 0x00002000U
3610 #define DFSDM_FLTCR1_JEXTSEL 0x00001F00U
3611 #define DFSDM_FLTCR1_JEXTSEL_0 0x00000100U
3612 #define DFSDM_FLTCR1_JEXTSEL_1 0x00000200U
3613 #define DFSDM_FLTCR1_JEXTSEL_2 0x00000400U
3614 #define DFSDM_FLTCR1_JEXTSEL_3 0x00000800U
3615 #define DFSDM_FLTCR1_JEXTSEL_4 0x00001000U
3616 #define DFSDM_FLTCR1_JDMAEN 0x00000020U
3617 #define DFSDM_FLTCR1_JSCAN 0x00000010U
3618 #define DFSDM_FLTCR1_JSYNC 0x00000008U
3619 #define DFSDM_FLTCR1_JSWSTART 0x00000002U
3620 #define DFSDM_FLTCR1_DFEN 0x00000001U
3622 /******************** Bit definition for DFSDM_FLTCR2 register *******************/
3623 #define DFSDM_FLTCR2_AWDCH 0x00FF0000U
3624 #define DFSDM_FLTCR2_EXCH 0x0000FF00U
3625 #define DFSDM_FLTCR2_CKABIE 0x00000040U
3626 #define DFSDM_FLTCR2_SCDIE 0x00000020U
3627 #define DFSDM_FLTCR2_AWDIE 0x00000010U
3628 #define DFSDM_FLTCR2_ROVRIE 0x00000008U
3629 #define DFSDM_FLTCR2_JOVRIE 0x00000004U
3630 #define DFSDM_FLTCR2_REOCIE 0x00000002U
3631 #define DFSDM_FLTCR2_JEOCIE 0x00000001U
3633 /******************** Bit definition for DFSDM_FLTISR register *******************/
3634 #define DFSDM_FLTISR_SCDF 0xFF000000U
3635 #define DFSDM_FLTISR_CKABF 0x00FF0000U
3636 #define DFSDM_FLTISR_RCIP 0x00004000U
3637 #define DFSDM_FLTISR_JCIP 0x00002000U
3638 #define DFSDM_FLTISR_AWDF 0x00000010U
3639 #define DFSDM_FLTISR_ROVRF 0x00000008U
3640 #define DFSDM_FLTISR_JOVRF 0x00000004U
3641 #define DFSDM_FLTISR_REOCF 0x00000002U
3642 #define DFSDM_FLTISR_JEOCF 0x00000001U
3644 /******************** Bit definition for DFSDM_FLTICR register *******************/
3645 #define DFSDM_FLTICR_CLRSCSDF 0xFF000000U
3646 #define DFSDM_FLTICR_CLRCKABF 0x00FF0000U
3647 #define DFSDM_FLTICR_CLRROVRF 0x00000008U
3648 #define DFSDM_FLTICR_CLRJOVRF 0x00000004U
3650 /******************* Bit definition for DFSDM_FLTJCHGR register ******************/
3651 #define DFSDM_FLTJCHGR_JCHG 0x000000FFU
3653 /******************** Bit definition for DFSDM_FLTFCR register *******************/
3654 #define DFSDM_FLTFCR_FORD 0xE0000000U
3655 #define DFSDM_FLTFCR_FORD_2 0x80000000U
3656 #define DFSDM_FLTFCR_FORD_1 0x40000000U
3657 #define DFSDM_FLTFCR_FORD_0 0x20000000U
3658 #define DFSDM_FLTFCR_FOSR 0x03FF0000U
3659 #define DFSDM_FLTFCR_IOSR 0x000000FFU
3661 /****************** Bit definition for DFSDM_FLTJDATAR register *****************/
3662 #define DFSDM_FLTJDATAR_JDATA 0xFFFFFF00U
3663 #define DFSDM_FLTJDATAR_JDATACH 0x00000007U
3665 /****************** Bit definition for DFSDM_FLTRDATAR register *****************/
3666 #define DFSDM_FLTRDATAR_RDATA 0xFFFFFF00U
3667 #define DFSDM_FLTRDATAR_RPEND 0x00000010U
3668 #define DFSDM_FLTRDATAR_RDATACH 0x00000007U
3670 /****************** Bit definition for DFSDM_FLTAWHTR register ******************/
3671 #define DFSDM_FLTAWHTR_AWHT 0xFFFFFF00U
3672 #define DFSDM_FLTAWHTR_BKAWH 0x0000000FU
3674 /****************** Bit definition for DFSDM_FLTAWLTR register ******************/
3675 #define DFSDM_FLTAWLTR_AWLT 0xFFFFFF00U
3676 #define DFSDM_FLTAWLTR_BKAWL 0x0000000FU
3678 /****************** Bit definition for DFSDM_FLTAWSR register ******************/
3679 #define DFSDM_FLTAWSR_AWHTF 0x0000FF00U
3680 #define DFSDM_FLTAWSR_AWLTF 0x000000FFU
3682 /****************** Bit definition for DFSDM_FLTAWCFR register *****************/
3683 #define DFSDM_FLTAWCFR_CLRAWHTF 0x0000FF00U
3684 #define DFSDM_FLTAWCFR_CLRAWLTF 0x000000FFU
3686 /****************** Bit definition for DFSDM_FLTEXMAX register ******************/
3687 #define DFSDM_FLTEXMAX_EXMAX 0xFFFFFF00U
3688 #define DFSDM_FLTEXMAX_EXMAXCH 0x00000007U
3690 /****************** Bit definition for DFSDM_FLTEXMIN register ******************/
3691 #define DFSDM_FLTEXMIN_EXMIN 0xFFFFFF00U
3692 #define DFSDM_FLTEXMIN_EXMINCH 0x00000007U
3694 /****************** Bit definition for DFSDM_FLTCNVTIMR register ******************/
3695 #define DFSDM_FLTCNVTIMR_CNVCNT 0xFFFFFFF0U
3697 /******************************************************************************/
3698 /* */
3699 /* Debug MCU */
3700 /* */
3701 /******************************************************************************/
3702 
3703 /******************************************************************************/
3704 /* */
3705 /* DCMI */
3706 /* */
3707 /******************************************************************************/
3708 /******************** Bits definition for DCMI_CR register ******************/
3709 #define DCMI_CR_CAPTURE 0x00000001U
3710 #define DCMI_CR_CM 0x00000002U
3711 #define DCMI_CR_CROP 0x00000004U
3712 #define DCMI_CR_JPEG 0x00000008U
3713 #define DCMI_CR_ESS 0x00000010U
3714 #define DCMI_CR_PCKPOL 0x00000020U
3715 #define DCMI_CR_HSPOL 0x00000040U
3716 #define DCMI_CR_VSPOL 0x00000080U
3717 #define DCMI_CR_FCRC_0 0x00000100U
3718 #define DCMI_CR_FCRC_1 0x00000200U
3719 #define DCMI_CR_EDM_0 0x00000400U
3720 #define DCMI_CR_EDM_1 0x00000800U
3721 #define DCMI_CR_CRE 0x00001000U
3722 #define DCMI_CR_ENABLE 0x00004000U
3723 #define DCMI_CR_BSM 0x00030000U
3724 #define DCMI_CR_BSM_0 0x00010000U
3725 #define DCMI_CR_BSM_1 0x00020000U
3726 #define DCMI_CR_OEBS 0x00040000U
3727 #define DCMI_CR_LSM 0x00080000U
3728 #define DCMI_CR_OELS 0x00100000U
3729 
3730 /******************** Bits definition for DCMI_SR register ******************/
3731 #define DCMI_SR_HSYNC 0x00000001U
3732 #define DCMI_SR_VSYNC 0x00000002U
3733 #define DCMI_SR_FNE 0x00000004U
3734 
3735 /******************** Bits definition for DCMI_RIS register ****************/
3736 #define DCMI_RIS_FRAME_RIS 0x00000001U
3737 #define DCMI_RIS_OVR_RIS 0x00000002U
3738 #define DCMI_RIS_ERR_RIS 0x00000004U
3739 #define DCMI_RIS_VSYNC_RIS 0x00000008U
3740 #define DCMI_RIS_LINE_RIS 0x00000010U
3741 
3742 /* Legacy defines */
3743 #define DCMI_RISR_FRAME_RIS DCMI_RIS_FRAME_RIS
3744 #define DCMI_RISR_OVF_RIS DCMI_RIS_OVR_RIS
3745 #define DCMI_RISR_ERR_RIS DCMI_RIS_ERR_RIS
3746 #define DCMI_RISR_VSYNC_RIS DCMI_RIS_VSYNC_RIS
3747 #define DCMI_RISR_LINE_RIS DCMI_RIS_LINE_RIS
3748 
3749 /******************** Bits definition for DCMI_IER register *****************/
3750 #define DCMI_IER_FRAME_IE 0x00000001U
3751 #define DCMI_IER_OVR_IE 0x00000002U
3752 #define DCMI_IER_ERR_IE 0x00000004U
3753 #define DCMI_IER_VSYNC_IE 0x00000008U
3754 #define DCMI_IER_LINE_IE 0x00000010U
3755 
3756 
3757 /******************** Bits definition for DCMI_MIS register *****************/
3758 #define DCMI_MIS_FRAME_MIS 0x00000001U
3759 #define DCMI_MIS_OVR_MIS 0x00000002U
3760 #define DCMI_MIS_ERR_MIS 0x00000004U
3761 #define DCMI_MIS_VSYNC_MIS 0x00000008U
3762 #define DCMI_MIS_LINE_MIS 0x00000010U
3763 
3764 
3765 /******************** Bits definition for DCMI_ICR register *****************/
3766 #define DCMI_ICR_FRAME_ISC 0x00000001U
3767 #define DCMI_ICR_OVR_ISC 0x00000002U
3768 #define DCMI_ICR_ERR_ISC 0x00000004U
3769 #define DCMI_ICR_VSYNC_ISC 0x00000008U
3770 #define DCMI_ICR_LINE_ISC 0x00000010U
3771 
3772 
3773 /******************** Bits definition for DCMI_ESCR register ******************/
3774 #define DCMI_ESCR_FSC 0x000000FFU
3775 #define DCMI_ESCR_LSC 0x0000FF00U
3776 #define DCMI_ESCR_LEC 0x00FF0000U
3777 #define DCMI_ESCR_FEC 0xFF000000U
3778 
3779 /******************** Bits definition for DCMI_ESUR register ******************/
3780 #define DCMI_ESUR_FSU 0x000000FFU
3781 #define DCMI_ESUR_LSU 0x0000FF00U
3782 #define DCMI_ESUR_LEU 0x00FF0000U
3783 #define DCMI_ESUR_FEU 0xFF000000U
3784 
3785 /******************** Bits definition for DCMI_CWSTRT register ******************/
3786 #define DCMI_CWSTRT_HOFFCNT 0x00003FFFU
3787 #define DCMI_CWSTRT_VST 0x1FFF0000U
3788 
3789 /******************** Bits definition for DCMI_CWSIZE register ******************/
3790 #define DCMI_CWSIZE_CAPCNT 0x00003FFFU
3791 #define DCMI_CWSIZE_VLINE 0x3FFF0000U
3792 
3793 /******************** Bits definition for DCMI_DR register ******************/
3794 #define DCMI_DR_BYTE0 0x000000FFU
3795 #define DCMI_DR_BYTE1 0x0000FF00U
3796 #define DCMI_DR_BYTE2 0x00FF0000U
3797 #define DCMI_DR_BYTE3 0xFF000000U
3798 
3799 /******************************************************************************/
3800 /* */
3801 /* DMA Controller */
3802 /* */
3803 /******************************************************************************/
3804 /******************** Bits definition for DMA_SxCR register *****************/
3805 #define DMA_SxCR_CHSEL 0x1E000000U
3806 #define DMA_SxCR_CHSEL_0 0x02000000U
3807 #define DMA_SxCR_CHSEL_1 0x04000000U
3808 #define DMA_SxCR_CHSEL_2 0x08000000U
3809 #define DMA_SxCR_CHSEL_3 0x10000000U
3810 #define DMA_SxCR_MBURST 0x01800000U
3811 #define DMA_SxCR_MBURST_0 0x00800000U
3812 #define DMA_SxCR_MBURST_1 0x01000000U
3813 #define DMA_SxCR_PBURST 0x00600000U
3814 #define DMA_SxCR_PBURST_0 0x00200000U
3815 #define DMA_SxCR_PBURST_1 0x00400000U
3816 #define DMA_SxCR_CT 0x00080000U
3817 #define DMA_SxCR_DBM 0x00040000U
3818 #define DMA_SxCR_PL 0x00030000U
3819 #define DMA_SxCR_PL_0 0x00010000U
3820 #define DMA_SxCR_PL_1 0x00020000U
3821 #define DMA_SxCR_PINCOS 0x00008000U
3822 #define DMA_SxCR_MSIZE 0x00006000U
3823 #define DMA_SxCR_MSIZE_0 0x00002000U
3824 #define DMA_SxCR_MSIZE_1 0x00004000U
3825 #define DMA_SxCR_PSIZE 0x00001800U
3826 #define DMA_SxCR_PSIZE_0 0x00000800U
3827 #define DMA_SxCR_PSIZE_1 0x00001000U
3828 #define DMA_SxCR_MINC 0x00000400U
3829 #define DMA_SxCR_PINC 0x00000200U
3830 #define DMA_SxCR_CIRC 0x00000100U
3831 #define DMA_SxCR_DIR 0x000000C0U
3832 #define DMA_SxCR_DIR_0 0x00000040U
3833 #define DMA_SxCR_DIR_1 0x00000080U
3834 #define DMA_SxCR_PFCTRL 0x00000020U
3835 #define DMA_SxCR_TCIE 0x00000010U
3836 #define DMA_SxCR_HTIE 0x00000008U
3837 #define DMA_SxCR_TEIE 0x00000004U
3838 #define DMA_SxCR_DMEIE 0x00000002U
3839 #define DMA_SxCR_EN 0x00000001U
3840 
3841 /******************** Bits definition for DMA_SxCNDTR register **************/
3842 #define DMA_SxNDT 0x0000FFFFU
3843 #define DMA_SxNDT_0 0x00000001U
3844 #define DMA_SxNDT_1 0x00000002U
3845 #define DMA_SxNDT_2 0x00000004U
3846 #define DMA_SxNDT_3 0x00000008U
3847 #define DMA_SxNDT_4 0x00000010U
3848 #define DMA_SxNDT_5 0x00000020U
3849 #define DMA_SxNDT_6 0x00000040U
3850 #define DMA_SxNDT_7 0x00000080U
3851 #define DMA_SxNDT_8 0x00000100U
3852 #define DMA_SxNDT_9 0x00000200U
3853 #define DMA_SxNDT_10 0x00000400U
3854 #define DMA_SxNDT_11 0x00000800U
3855 #define DMA_SxNDT_12 0x00001000U
3856 #define DMA_SxNDT_13 0x00002000U
3857 #define DMA_SxNDT_14 0x00004000U
3858 #define DMA_SxNDT_15 0x00008000U
3859 
3860 /******************** Bits definition for DMA_SxFCR register ****************/
3861 #define DMA_SxFCR_FEIE 0x00000080U
3862 #define DMA_SxFCR_FS 0x00000038U
3863 #define DMA_SxFCR_FS_0 0x00000008U
3864 #define DMA_SxFCR_FS_1 0x00000010U
3865 #define DMA_SxFCR_FS_2 0x00000020U
3866 #define DMA_SxFCR_DMDIS 0x00000004U
3867 #define DMA_SxFCR_FTH 0x00000003U
3868 #define DMA_SxFCR_FTH_0 0x00000001U
3869 #define DMA_SxFCR_FTH_1 0x00000002U
3870 
3871 /******************** Bits definition for DMA_LISR register *****************/
3872 #define DMA_LISR_TCIF3 0x08000000U
3873 #define DMA_LISR_HTIF3 0x04000000U
3874 #define DMA_LISR_TEIF3 0x02000000U
3875 #define DMA_LISR_DMEIF3 0x01000000U
3876 #define DMA_LISR_FEIF3 0x00400000U
3877 #define DMA_LISR_TCIF2 0x00200000U
3878 #define DMA_LISR_HTIF2 0x00100000U
3879 #define DMA_LISR_TEIF2 0x00080000U
3880 #define DMA_LISR_DMEIF2 0x00040000U
3881 #define DMA_LISR_FEIF2 0x00010000U
3882 #define DMA_LISR_TCIF1 0x00000800U
3883 #define DMA_LISR_HTIF1 0x00000400U
3884 #define DMA_LISR_TEIF1 0x00000200U
3885 #define DMA_LISR_DMEIF1 0x00000100U
3886 #define DMA_LISR_FEIF1 0x00000040U
3887 #define DMA_LISR_TCIF0 0x00000020U
3888 #define DMA_LISR_HTIF0 0x00000010U
3889 #define DMA_LISR_TEIF0 0x00000008U
3890 #define DMA_LISR_DMEIF0 0x00000004U
3891 #define DMA_LISR_FEIF0 0x00000001U
3892 
3893 /******************** Bits definition for DMA_HISR register *****************/
3894 #define DMA_HISR_TCIF7 0x08000000U
3895 #define DMA_HISR_HTIF7 0x04000000U
3896 #define DMA_HISR_TEIF7 0x02000000U
3897 #define DMA_HISR_DMEIF7 0x01000000U
3898 #define DMA_HISR_FEIF7 0x00400000U
3899 #define DMA_HISR_TCIF6 0x00200000U
3900 #define DMA_HISR_HTIF6 0x00100000U
3901 #define DMA_HISR_TEIF6 0x00080000U
3902 #define DMA_HISR_DMEIF6 0x00040000U
3903 #define DMA_HISR_FEIF6 0x00010000U
3904 #define DMA_HISR_TCIF5 0x00000800U
3905 #define DMA_HISR_HTIF5 0x00000400U
3906 #define DMA_HISR_TEIF5 0x00000200U
3907 #define DMA_HISR_DMEIF5 0x00000100U
3908 #define DMA_HISR_FEIF5 0x00000040U
3909 #define DMA_HISR_TCIF4 0x00000020U
3910 #define DMA_HISR_HTIF4 0x00000010U
3911 #define DMA_HISR_TEIF4 0x00000008U
3912 #define DMA_HISR_DMEIF4 0x00000004U
3913 #define DMA_HISR_FEIF4 0x00000001U
3914 
3915 /******************** Bits definition for DMA_LIFCR register ****************/
3916 #define DMA_LIFCR_CTCIF3 0x08000000U
3917 #define DMA_LIFCR_CHTIF3 0x04000000U
3918 #define DMA_LIFCR_CTEIF3 0x02000000U
3919 #define DMA_LIFCR_CDMEIF3 0x01000000U
3920 #define DMA_LIFCR_CFEIF3 0x00400000U
3921 #define DMA_LIFCR_CTCIF2 0x00200000U
3922 #define DMA_LIFCR_CHTIF2 0x00100000U
3923 #define DMA_LIFCR_CTEIF2 0x00080000U
3924 #define DMA_LIFCR_CDMEIF2 0x00040000U
3925 #define DMA_LIFCR_CFEIF2 0x00010000U
3926 #define DMA_LIFCR_CTCIF1 0x00000800U
3927 #define DMA_LIFCR_CHTIF1 0x00000400U
3928 #define DMA_LIFCR_CTEIF1 0x00000200U
3929 #define DMA_LIFCR_CDMEIF1 0x00000100U
3930 #define DMA_LIFCR_CFEIF1 0x00000040U
3931 #define DMA_LIFCR_CTCIF0 0x00000020U
3932 #define DMA_LIFCR_CHTIF0 0x00000010U
3933 #define DMA_LIFCR_CTEIF0 0x00000008U
3934 #define DMA_LIFCR_CDMEIF0 0x00000004U
3935 #define DMA_LIFCR_CFEIF0 0x00000001U
3936 
3937 /******************** Bits definition for DMA_HIFCR register ****************/
3938 #define DMA_HIFCR_CTCIF7 0x08000000U
3939 #define DMA_HIFCR_CHTIF7 0x04000000U
3940 #define DMA_HIFCR_CTEIF7 0x02000000U
3941 #define DMA_HIFCR_CDMEIF7 0x01000000U
3942 #define DMA_HIFCR_CFEIF7 0x00400000U
3943 #define DMA_HIFCR_CTCIF6 0x00200000U
3944 #define DMA_HIFCR_CHTIF6 0x00100000U
3945 #define DMA_HIFCR_CTEIF6 0x00080000U
3946 #define DMA_HIFCR_CDMEIF6 0x00040000U
3947 #define DMA_HIFCR_CFEIF6 0x00010000U
3948 #define DMA_HIFCR_CTCIF5 0x00000800U
3949 #define DMA_HIFCR_CHTIF5 0x00000400U
3950 #define DMA_HIFCR_CTEIF5 0x00000200U
3951 #define DMA_HIFCR_CDMEIF5 0x00000100U
3952 #define DMA_HIFCR_CFEIF5 0x00000040U
3953 #define DMA_HIFCR_CTCIF4 0x00000020U
3954 #define DMA_HIFCR_CHTIF4 0x00000010U
3955 #define DMA_HIFCR_CTEIF4 0x00000008U
3956 #define DMA_HIFCR_CDMEIF4 0x00000004U
3957 #define DMA_HIFCR_CFEIF4 0x00000001U
3958 
3959 /******************************************************************************/
3960 /* */
3961 /* AHB Master DMA2D Controller (DMA2D) */
3962 /* */
3963 /******************************************************************************/
3964 
3965 /******************** Bit definition for DMA2D_CR register ******************/
3966 
3967 #define DMA2D_CR_START 0x00000001U
3968 #define DMA2D_CR_SUSP 0x00000002U
3969 #define DMA2D_CR_ABORT 0x00000004U
3970 #define DMA2D_CR_TEIE 0x00000100U
3971 #define DMA2D_CR_TCIE 0x00000200U
3972 #define DMA2D_CR_TWIE 0x00000400U
3973 #define DMA2D_CR_CAEIE 0x00000800U
3974 #define DMA2D_CR_CTCIE 0x00001000U
3975 #define DMA2D_CR_CEIE 0x00002000U
3976 #define DMA2D_CR_MODE 0x00030000U
3977 #define DMA2D_CR_MODE_0 0x00010000U
3978 #define DMA2D_CR_MODE_1 0x00020000U
3980 /******************** Bit definition for DMA2D_ISR register *****************/
3981 
3982 #define DMA2D_ISR_TEIF 0x00000001U
3983 #define DMA2D_ISR_TCIF 0x00000002U
3984 #define DMA2D_ISR_TWIF 0x00000004U
3985 #define DMA2D_ISR_CAEIF 0x00000008U
3986 #define DMA2D_ISR_CTCIF 0x00000010U
3987 #define DMA2D_ISR_CEIF 0x00000020U
3989 /******************** Bit definition for DMA2D_IFCR register ****************/
3990 
3991 #define DMA2D_IFCR_CTEIF 0x00000001U
3992 #define DMA2D_IFCR_CTCIF 0x00000002U
3993 #define DMA2D_IFCR_CTWIF 0x00000004U
3994 #define DMA2D_IFCR_CAECIF 0x00000008U
3995 #define DMA2D_IFCR_CCTCIF 0x00000010U
3996 #define DMA2D_IFCR_CCEIF 0x00000020U
3998 /* Legacy defines */
3999 #define DMA2D_IFSR_CTEIF DMA2D_IFCR_CTEIF
4000 #define DMA2D_IFSR_CTCIF DMA2D_IFCR_CTCIF
4001 #define DMA2D_IFSR_CTWIF DMA2D_IFCR_CTWIF
4002 #define DMA2D_IFSR_CCAEIF DMA2D_IFCR_CAECIF
4003 #define DMA2D_IFSR_CCTCIF DMA2D_IFCR_CCTCIF
4004 #define DMA2D_IFSR_CCEIF DMA2D_IFCR_CCEIF
4006 /******************** Bit definition for DMA2D_FGMAR register ***************/
4007 
4008 #define DMA2D_FGMAR_MA 0xFFFFFFFFU
4010 /******************** Bit definition for DMA2D_FGOR register ****************/
4011 
4012 #define DMA2D_FGOR_LO 0x00003FFFU
4014 /******************** Bit definition for DMA2D_BGMAR register ***************/
4015 
4016 #define DMA2D_BGMAR_MA 0xFFFFFFFFU
4018 /******************** Bit definition for DMA2D_BGOR register ****************/
4019 
4020 #define DMA2D_BGOR_LO 0x00003FFFU
4022 /******************** Bit definition for DMA2D_FGPFCCR register *************/
4023 
4024 #define DMA2D_FGPFCCR_CM 0x0000000FU
4025 #define DMA2D_FGPFCCR_CM_0 0x00000001U
4026 #define DMA2D_FGPFCCR_CM_1 0x00000002U
4027 #define DMA2D_FGPFCCR_CM_2 0x00000004U
4028 #define DMA2D_FGPFCCR_CM_3 0x00000008U
4029 #define DMA2D_FGPFCCR_CCM 0x00000010U
4030 #define DMA2D_FGPFCCR_START 0x00000020U
4031 #define DMA2D_FGPFCCR_CS 0x0000FF00U
4032 #define DMA2D_FGPFCCR_AM 0x00030000U
4033 #define DMA2D_FGPFCCR_AM_0 0x00010000U
4034 #define DMA2D_FGPFCCR_AM_1 0x00020000U
4035 #define DMA2D_FGPFCCR_AI 0x00100000U
4036 #define DMA2D_FGPFCCR_RBS 0x00200000U
4037 #define DMA2D_FGPFCCR_ALPHA 0xFF000000U
4039 /******************** Bit definition for DMA2D_FGCOLR register **************/
4040 
4041 #define DMA2D_FGCOLR_BLUE 0x000000FFU
4042 #define DMA2D_FGCOLR_GREEN 0x0000FF00U
4043 #define DMA2D_FGCOLR_RED 0x00FF0000U
4045 /******************** Bit definition for DMA2D_BGPFCCR register *************/
4046 
4047 #define DMA2D_BGPFCCR_CM 0x0000000FU
4048 #define DMA2D_BGPFCCR_CM_0 0x00000001U
4049 #define DMA2D_BGPFCCR_CM_1 0x00000002U
4050 #define DMA2D_BGPFCCR_CM_2 0x00000004U
4051 #define DMA2D_FGPFCCR_CM_3 0x00000008U
4052 #define DMA2D_BGPFCCR_CCM 0x00000010U
4053 #define DMA2D_BGPFCCR_START 0x00000020U
4054 #define DMA2D_BGPFCCR_CS 0x0000FF00U
4055 #define DMA2D_BGPFCCR_AM 0x00030000U
4056 #define DMA2D_BGPFCCR_AM_0 0x00010000U
4057 #define DMA2D_BGPFCCR_AM_1 0x00020000U
4058 #define DMA2D_BGPFCCR_AI 0x00100000U
4059 #define DMA2D_BGPFCCR_RBS 0x00200000U
4060 #define DMA2D_BGPFCCR_ALPHA 0xFF000000U
4062 /******************** Bit definition for DMA2D_BGCOLR register **************/
4063 
4064 #define DMA2D_BGCOLR_BLUE 0x000000FFU
4065 #define DMA2D_BGCOLR_GREEN 0x0000FF00U
4066 #define DMA2D_BGCOLR_RED 0x00FF0000U
4068 /******************** Bit definition for DMA2D_FGCMAR register **************/
4069 
4070 #define DMA2D_FGCMAR_MA 0xFFFFFFFFU
4072 /******************** Bit definition for DMA2D_BGCMAR register **************/
4073 
4074 #define DMA2D_BGCMAR_MA 0xFFFFFFFFU
4076 /******************** Bit definition for DMA2D_OPFCCR register **************/
4077 
4078 #define DMA2D_OPFCCR_CM 0x00000007U
4079 #define DMA2D_OPFCCR_CM_0 0x00000001U
4080 #define DMA2D_OPFCCR_CM_1 0x00000002U
4081 #define DMA2D_OPFCCR_CM_2 0x00000004U
4082 #define DMA2D_OPFCCR_AI 0x00100000U
4083 #define DMA2D_OPFCCR_RBS 0x00200000U
4085 /******************** Bit definition for DMA2D_OCOLR register ***************/
4086 
4089 #define DMA2D_OCOLR_BLUE_1 0x000000FFU
4090 #define DMA2D_OCOLR_GREEN_1 0x0000FF00U
4091 #define DMA2D_OCOLR_RED_1 0x00FF0000U
4092 #define DMA2D_OCOLR_ALPHA_1 0xFF000000U
4095 #define DMA2D_OCOLR_BLUE_2 0x0000001FU
4096 #define DMA2D_OCOLR_GREEN_2 0x000007E0U
4097 #define DMA2D_OCOLR_RED_2 0x0000F800U
4100 #define DMA2D_OCOLR_BLUE_3 0x0000001FU
4101 #define DMA2D_OCOLR_GREEN_3 0x000003E0U
4102 #define DMA2D_OCOLR_RED_3 0x00007C00U
4103 #define DMA2D_OCOLR_ALPHA_3 0x00008000U
4106 #define DMA2D_OCOLR_BLUE_4 0x0000000FU
4107 #define DMA2D_OCOLR_GREEN_4 0x000000F0U
4108 #define DMA2D_OCOLR_RED_4 0x00000F00U
4109 #define DMA2D_OCOLR_ALPHA_4 0x0000F000U
4111 /******************** Bit definition for DMA2D_OMAR register ****************/
4112 
4113 #define DMA2D_OMAR_MA 0xFFFFFFFFU
4115 /******************** Bit definition for DMA2D_OOR register *****************/
4116 
4117 #define DMA2D_OOR_LO 0x00003FFFU
4119 /******************** Bit definition for DMA2D_NLR register *****************/
4120 
4121 #define DMA2D_NLR_NL 0x0000FFFFU
4122 #define DMA2D_NLR_PL 0x3FFF0000U
4124 /******************** Bit definition for DMA2D_LWR register *****************/
4125 
4126 #define DMA2D_LWR_LW 0x0000FFFFU
4128 /******************** Bit definition for DMA2D_AMTCR register ***************/
4129 
4130 #define DMA2D_AMTCR_EN 0x00000001U
4131 #define DMA2D_AMTCR_DT 0x0000FF00U
4134 /******************** Bit definition for DMA2D_FGCLUT register **************/
4135 
4136 /******************** Bit definition for DMA2D_BGCLUT register **************/
4137 
4138 
4139 /******************************************************************************/
4140 /* */
4141 /* External Interrupt/Event Controller */
4142 /* */
4143 /******************************************************************************/
4144 /******************* Bit definition for EXTI_IMR register *******************/
4145 #define EXTI_IMR_MR0 0x00000001U
4146 #define EXTI_IMR_MR1 0x00000002U
4147 #define EXTI_IMR_MR2 0x00000004U
4148 #define EXTI_IMR_MR3 0x00000008U
4149 #define EXTI_IMR_MR4 0x00000010U
4150 #define EXTI_IMR_MR5 0x00000020U
4151 #define EXTI_IMR_MR6 0x00000040U
4152 #define EXTI_IMR_MR7 0x00000080U
4153 #define EXTI_IMR_MR8 0x00000100U
4154 #define EXTI_IMR_MR9 0x00000200U
4155 #define EXTI_IMR_MR10 0x00000400U
4156 #define EXTI_IMR_MR11 0x00000800U
4157 #define EXTI_IMR_MR12 0x00001000U
4158 #define EXTI_IMR_MR13 0x00002000U
4159 #define EXTI_IMR_MR14 0x00004000U
4160 #define EXTI_IMR_MR15 0x00008000U
4161 #define EXTI_IMR_MR16 0x00010000U
4162 #define EXTI_IMR_MR17 0x00020000U
4163 #define EXTI_IMR_MR18 0x00040000U
4164 #define EXTI_IMR_MR19 0x00080000U
4165 #define EXTI_IMR_MR20 0x00100000U
4166 #define EXTI_IMR_MR21 0x00200000U
4167 #define EXTI_IMR_MR22 0x00400000U
4168 #define EXTI_IMR_MR23 0x00800000U
4169 #define EXTI_IMR_MR24 0x01000000U
4171 /* Reference Defines */
4172 #define EXTI_IMR_IM0 EXTI_IMR_MR0
4173 #define EXTI_IMR_IM1 EXTI_IMR_MR1
4174 #define EXTI_IMR_IM2 EXTI_IMR_MR2
4175 #define EXTI_IMR_IM3 EXTI_IMR_MR3
4176 #define EXTI_IMR_IM4 EXTI_IMR_MR4
4177 #define EXTI_IMR_IM5 EXTI_IMR_MR5
4178 #define EXTI_IMR_IM6 EXTI_IMR_MR6
4179 #define EXTI_IMR_IM7 EXTI_IMR_MR7
4180 #define EXTI_IMR_IM8 EXTI_IMR_MR8
4181 #define EXTI_IMR_IM9 EXTI_IMR_MR9
4182 #define EXTI_IMR_IM10 EXTI_IMR_MR10
4183 #define EXTI_IMR_IM11 EXTI_IMR_MR11
4184 #define EXTI_IMR_IM12 EXTI_IMR_MR12
4185 #define EXTI_IMR_IM13 EXTI_IMR_MR13
4186 #define EXTI_IMR_IM14 EXTI_IMR_MR14
4187 #define EXTI_IMR_IM15 EXTI_IMR_MR15
4188 #define EXTI_IMR_IM16 EXTI_IMR_MR16
4189 #define EXTI_IMR_IM17 EXTI_IMR_MR17
4190 #define EXTI_IMR_IM18 EXTI_IMR_MR18
4191 #define EXTI_IMR_IM19 EXTI_IMR_MR19
4192 #define EXTI_IMR_IM20 EXTI_IMR_MR20
4193 #define EXTI_IMR_IM21 EXTI_IMR_MR21
4194 #define EXTI_IMR_IM22 EXTI_IMR_MR22
4195 #define EXTI_IMR_IM23 EXTI_IMR_MR23
4196 #define EXTI_IMR_IM24 EXTI_IMR_MR24
4197 
4198 #define EXTI_IMR_IM 0x01FFFFFFU
4200 /******************* Bit definition for EXTI_EMR register *******************/
4201 #define EXTI_EMR_MR0 0x00000001U
4202 #define EXTI_EMR_MR1 0x00000002U
4203 #define EXTI_EMR_MR2 0x00000004U
4204 #define EXTI_EMR_MR3 0x00000008U
4205 #define EXTI_EMR_MR4 0x00000010U
4206 #define EXTI_EMR_MR5 0x00000020U
4207 #define EXTI_EMR_MR6 0x00000040U
4208 #define EXTI_EMR_MR7 0x00000080U
4209 #define EXTI_EMR_MR8 0x00000100U
4210 #define EXTI_EMR_MR9 0x00000200U
4211 #define EXTI_EMR_MR10 0x00000400U
4212 #define EXTI_EMR_MR11 0x00000800U
4213 #define EXTI_EMR_MR12 0x00001000U
4214 #define EXTI_EMR_MR13 0x00002000U
4215 #define EXTI_EMR_MR14 0x00004000U
4216 #define EXTI_EMR_MR15 0x00008000U
4217 #define EXTI_EMR_MR16 0x00010000U
4218 #define EXTI_EMR_MR17 0x00020000U
4219 #define EXTI_EMR_MR18 0x00040000U
4220 #define EXTI_EMR_MR19 0x00080000U
4221 #define EXTI_EMR_MR20 0x00100000U
4222 #define EXTI_EMR_MR21 0x00200000U
4223 #define EXTI_EMR_MR22 0x00400000U
4224 #define EXTI_EMR_MR23 0x00800000U
4225 #define EXTI_EMR_MR24 0x01000000U
4227 /* Reference Defines */
4228 #define EXTI_EMR_EM0 EXTI_EMR_MR0
4229 #define EXTI_EMR_EM1 EXTI_EMR_MR1
4230 #define EXTI_EMR_EM2 EXTI_EMR_MR2
4231 #define EXTI_EMR_EM3 EXTI_EMR_MR3
4232 #define EXTI_EMR_EM4 EXTI_EMR_MR4
4233 #define EXTI_EMR_EM5 EXTI_EMR_MR5
4234 #define EXTI_EMR_EM6 EXTI_EMR_MR6
4235 #define EXTI_EMR_EM7 EXTI_EMR_MR7
4236 #define EXTI_EMR_EM8 EXTI_EMR_MR8
4237 #define EXTI_EMR_EM9 EXTI_EMR_MR9
4238 #define EXTI_EMR_EM10 EXTI_EMR_MR10
4239 #define EXTI_EMR_EM11 EXTI_EMR_MR11
4240 #define EXTI_EMR_EM12 EXTI_EMR_MR12
4241 #define EXTI_EMR_EM13 EXTI_EMR_MR13
4242 #define EXTI_EMR_EM14 EXTI_EMR_MR14
4243 #define EXTI_EMR_EM15 EXTI_EMR_MR15
4244 #define EXTI_EMR_EM16 EXTI_EMR_MR16
4245 #define EXTI_EMR_EM17 EXTI_EMR_MR17
4246 #define EXTI_EMR_EM18 EXTI_EMR_MR18
4247 #define EXTI_EMR_EM19 EXTI_EMR_MR19
4248 #define EXTI_EMR_EM20 EXTI_EMR_MR20
4249 #define EXTI_EMR_EM21 EXTI_EMR_MR21
4250 #define EXTI_EMR_EM22 EXTI_EMR_MR22
4251 #define EXTI_EMR_EM23 EXTI_EMR_MR23
4252 #define EXTI_EMR_EM24 EXTI_EMR_MR24
4253 
4254 
4255 /****************** Bit definition for EXTI_RTSR register *******************/
4256 #define EXTI_RTSR_TR0 0x00000001U
4257 #define EXTI_RTSR_TR1 0x00000002U
4258 #define EXTI_RTSR_TR2 0x00000004U
4259 #define EXTI_RTSR_TR3 0x00000008U
4260 #define EXTI_RTSR_TR4 0x00000010U
4261 #define EXTI_RTSR_TR5 0x00000020U
4262 #define EXTI_RTSR_TR6 0x00000040U
4263 #define EXTI_RTSR_TR7 0x00000080U
4264 #define EXTI_RTSR_TR8 0x00000100U
4265 #define EXTI_RTSR_TR9 0x00000200U
4266 #define EXTI_RTSR_TR10 0x00000400U
4267 #define EXTI_RTSR_TR11 0x00000800U
4268 #define EXTI_RTSR_TR12 0x00001000U
4269 #define EXTI_RTSR_TR13 0x00002000U
4270 #define EXTI_RTSR_TR14 0x00004000U
4271 #define EXTI_RTSR_TR15 0x00008000U
4272 #define EXTI_RTSR_TR16 0x00010000U
4273 #define EXTI_RTSR_TR17 0x00020000U
4274 #define EXTI_RTSR_TR18 0x00040000U
4275 #define EXTI_RTSR_TR19 0x00080000U
4276 #define EXTI_RTSR_TR20 0x00100000U
4277 #define EXTI_RTSR_TR21 0x00200000U
4278 #define EXTI_RTSR_TR22 0x00400000U
4279 #define EXTI_RTSR_TR23 0x00800000U
4280 #define EXTI_RTSR_TR24 0x01000000U
4282 /****************** Bit definition for EXTI_FTSR register *******************/
4283 #define EXTI_FTSR_TR0 0x00000001U
4284 #define EXTI_FTSR_TR1 0x00000002U
4285 #define EXTI_FTSR_TR2 0x00000004U
4286 #define EXTI_FTSR_TR3 0x00000008U
4287 #define EXTI_FTSR_TR4 0x00000010U
4288 #define EXTI_FTSR_TR5 0x00000020U
4289 #define EXTI_FTSR_TR6 0x00000040U
4290 #define EXTI_FTSR_TR7 0x00000080U
4291 #define EXTI_FTSR_TR8 0x00000100U
4292 #define EXTI_FTSR_TR9 0x00000200U
4293 #define EXTI_FTSR_TR10 0x00000400U
4294 #define EXTI_FTSR_TR11 0x00000800U
4295 #define EXTI_FTSR_TR12 0x00001000U
4296 #define EXTI_FTSR_TR13 0x00002000U
4297 #define EXTI_FTSR_TR14 0x00004000U
4298 #define EXTI_FTSR_TR15 0x00008000U
4299 #define EXTI_FTSR_TR16 0x00010000U
4300 #define EXTI_FTSR_TR17 0x00020000U
4301 #define EXTI_FTSR_TR18 0x00040000U
4302 #define EXTI_FTSR_TR19 0x00080000U
4303 #define EXTI_FTSR_TR20 0x00100000U
4304 #define EXTI_FTSR_TR21 0x00200000U
4305 #define EXTI_FTSR_TR22 0x00400000U
4306 #define EXTI_FTSR_TR23 0x00800000U
4307 #define EXTI_FTSR_TR24 0x01000000U
4309 /****************** Bit definition for EXTI_SWIER register ******************/
4310 #define EXTI_SWIER_SWIER0 0x00000001U
4311 #define EXTI_SWIER_SWIER1 0x00000002U
4312 #define EXTI_SWIER_SWIER2 0x00000004U
4313 #define EXTI_SWIER_SWIER3 0x00000008U
4314 #define EXTI_SWIER_SWIER4 0x00000010U
4315 #define EXTI_SWIER_SWIER5 0x00000020U
4316 #define EXTI_SWIER_SWIER6 0x00000040U
4317 #define EXTI_SWIER_SWIER7 0x00000080U
4318 #define EXTI_SWIER_SWIER8 0x00000100U
4319 #define EXTI_SWIER_SWIER9 0x00000200U
4320 #define EXTI_SWIER_SWIER10 0x00000400U
4321 #define EXTI_SWIER_SWIER11 0x00000800U
4322 #define EXTI_SWIER_SWIER12 0x00001000U
4323 #define EXTI_SWIER_SWIER13 0x00002000U
4324 #define EXTI_SWIER_SWIER14 0x00004000U
4325 #define EXTI_SWIER_SWIER15 0x00008000U
4326 #define EXTI_SWIER_SWIER16 0x00010000U
4327 #define EXTI_SWIER_SWIER17 0x00020000U
4328 #define EXTI_SWIER_SWIER18 0x00040000U
4329 #define EXTI_SWIER_SWIER19 0x00080000U
4330 #define EXTI_SWIER_SWIER20 0x00100000U
4331 #define EXTI_SWIER_SWIER21 0x00200000U
4332 #define EXTI_SWIER_SWIER22 0x00400000U
4333 #define EXTI_SWIER_SWIER23 0x00800000U
4334 #define EXTI_SWIER_SWIER24 0x01000000U
4336 /******************* Bit definition for EXTI_PR register ********************/
4337 #define EXTI_PR_PR0 0x00000001U
4338 #define EXTI_PR_PR1 0x00000002U
4339 #define EXTI_PR_PR2 0x00000004U
4340 #define EXTI_PR_PR3 0x00000008U
4341 #define EXTI_PR_PR4 0x00000010U
4342 #define EXTI_PR_PR5 0x00000020U
4343 #define EXTI_PR_PR6 0x00000040U
4344 #define EXTI_PR_PR7 0x00000080U
4345 #define EXTI_PR_PR8 0x00000100U
4346 #define EXTI_PR_PR9 0x00000200U
4347 #define EXTI_PR_PR10 0x00000400U
4348 #define EXTI_PR_PR11 0x00000800U
4349 #define EXTI_PR_PR12 0x00001000U
4350 #define EXTI_PR_PR13 0x00002000U
4351 #define EXTI_PR_PR14 0x00004000U
4352 #define EXTI_PR_PR15 0x00008000U
4353 #define EXTI_PR_PR16 0x00010000U
4354 #define EXTI_PR_PR17 0x00020000U
4355 #define EXTI_PR_PR18 0x00040000U
4356 #define EXTI_PR_PR19 0x00080000U
4357 #define EXTI_PR_PR20 0x00100000U
4358 #define EXTI_PR_PR21 0x00200000U
4359 #define EXTI_PR_PR22 0x00400000U
4360 #define EXTI_PR_PR23 0x00800000U
4361 #define EXTI_PR_PR24 0x01000000U
4363 /******************************************************************************/
4364 /* */
4365 /* FLASH */
4366 /* */
4367 /******************************************************************************/
4368 /*
4369 * @brief FLASH Total Sectors Number
4370 */
4371 #define FLASH_SECTOR_TOTAL 24
4372 
4373 /******************* Bits definition for FLASH_ACR register *****************/
4374 #define FLASH_ACR_LATENCY 0x0000000FU
4375 #define FLASH_ACR_LATENCY_0WS 0x00000000U
4376 #define FLASH_ACR_LATENCY_1WS 0x00000001U
4377 #define FLASH_ACR_LATENCY_2WS 0x00000002U
4378 #define FLASH_ACR_LATENCY_3WS 0x00000003U
4379 #define FLASH_ACR_LATENCY_4WS 0x00000004U
4380 #define FLASH_ACR_LATENCY_5WS 0x00000005U
4381 #define FLASH_ACR_LATENCY_6WS 0x00000006U
4382 #define FLASH_ACR_LATENCY_7WS 0x00000007U
4383 #define FLASH_ACR_LATENCY_8WS 0x00000008U
4384 #define FLASH_ACR_LATENCY_9WS 0x00000009U
4385 #define FLASH_ACR_LATENCY_10WS 0x0000000AU
4386 #define FLASH_ACR_LATENCY_11WS 0x0000000BU
4387 #define FLASH_ACR_LATENCY_12WS 0x0000000CU
4388 #define FLASH_ACR_LATENCY_13WS 0x0000000DU
4389 #define FLASH_ACR_LATENCY_14WS 0x0000000EU
4390 #define FLASH_ACR_LATENCY_15WS 0x0000000FU
4391 #define FLASH_ACR_PRFTEN 0x00000100U
4392 #define FLASH_ACR_ARTEN 0x00000200U
4393 #define FLASH_ACR_ARTRST 0x00000800U
4394 
4395 /******************* Bits definition for FLASH_SR register ******************/
4396 #define FLASH_SR_EOP 0x00000001U
4397 #define FLASH_SR_OPERR 0x00000002U
4398 #define FLASH_SR_WRPERR 0x00000010U
4399 #define FLASH_SR_PGAERR 0x00000020U
4400 #define FLASH_SR_PGPERR 0x00000040U
4401 #define FLASH_SR_ERSERR 0x00000080U
4402 #define FLASH_SR_BSY 0x00010000U
4403 
4404 /******************* Bits definition for FLASH_CR register ******************/
4405 #define FLASH_CR_PG 0x00000001U
4406 #define FLASH_CR_SER 0x00000002U
4407 #define FLASH_CR_MER 0x00000004U
4408 #define FLASH_CR_MER1 FLASH_CR_MER
4409 #define FLASH_CR_SNB 0x000000F8U
4410 #define FLASH_CR_SNB_0 0x00000008U
4411 #define FLASH_CR_SNB_1 0x00000010U
4412 #define FLASH_CR_SNB_2 0x00000020U
4413 #define FLASH_CR_SNB_3 0x00000040U
4414 #define FLASH_CR_SNB_4 0x00000080U
4415 #define FLASH_CR_PSIZE 0x00000300U
4416 #define FLASH_CR_PSIZE_0 0x00000100U
4417 #define FLASH_CR_PSIZE_1 0x00000200U
4418 #define FLASH_CR_MER2 0x00008000U
4419 #define FLASH_CR_STRT 0x00010000U
4420 #define FLASH_CR_EOPIE 0x01000000U
4421 #define FLASH_CR_ERRIE 0x02000000U
4422 #define FLASH_CR_LOCK 0x80000000U
4423 
4424 /******************* Bits definition for FLASH_OPTCR register ***************/
4425 #define FLASH_OPTCR_OPTLOCK 0x00000001U
4426 #define FLASH_OPTCR_OPTSTRT 0x00000002U
4427 #define FLASH_OPTCR_BOR_LEV 0x0000000CU
4428 #define FLASH_OPTCR_BOR_LEV_0 0x00000004U
4429 #define FLASH_OPTCR_BOR_LEV_1 0x00000008U
4430 #define FLASH_OPTCR_WWDG_SW 0x00000010U
4431 #define FLASH_OPTCR_IWDG_SW 0x00000020U
4432 #define FLASH_OPTCR_nRST_STOP 0x00000040U
4433 #define FLASH_OPTCR_nRST_STDBY 0x00000080U
4434 #define FLASH_OPTCR_RDP 0x0000FF00U
4435 #define FLASH_OPTCR_RDP_0 0x00000100U
4436 #define FLASH_OPTCR_RDP_1 0x00000200U
4437 #define FLASH_OPTCR_RDP_2 0x00000400U
4438 #define FLASH_OPTCR_RDP_3 0x00000800U
4439 #define FLASH_OPTCR_RDP_4 0x00001000U
4440 #define FLASH_OPTCR_RDP_5 0x00002000U
4441 #define FLASH_OPTCR_RDP_6 0x00004000U
4442 #define FLASH_OPTCR_RDP_7 0x00008000U
4443 #define FLASH_OPTCR_nWRP 0x0FFF0000U
4444 #define FLASH_OPTCR_nWRP_0 0x00010000U
4445 #define FLASH_OPTCR_nWRP_1 0x00020000U
4446 #define FLASH_OPTCR_nWRP_2 0x00040000U
4447 #define FLASH_OPTCR_nWRP_3 0x00080000U
4448 #define FLASH_OPTCR_nWRP_4 0x00100000U
4449 #define FLASH_OPTCR_nWRP_5 0x00200000U
4450 #define FLASH_OPTCR_nWRP_6 0x00400000U
4451 #define FLASH_OPTCR_nWRP_7 0x00800000U
4452 #define FLASH_OPTCR_nWRP_8 0x01000000U
4453 #define FLASH_OPTCR_nWRP_9 0x02000000U
4454 #define FLASH_OPTCR_nWRP_10 0x04000000U
4455 #define FLASH_OPTCR_nWRP_11 0x08000000U
4456 #define FLASH_OPTCR_nDBOOT 0x10000000U
4457 #define FLASH_OPTCR_nDBANK 0x20000000U
4458 #define FLASH_OPTCR_IWDG_STDBY 0x40000000U
4459 #define FLASH_OPTCR_IWDG_STOP 0x80000000U
4460 
4461 /******************* Bits definition for FLASH_OPTCR1 register ***************/
4462 #define FLASH_OPTCR1_BOOT_ADD0 0x0000FFFFU
4463 #define FLASH_OPTCR1_BOOT_ADD1 0xFFFF0000U
4464 
4465 /******************************************************************************/
4466 /* */
4467 /* Flexible Memory Controller */
4468 /* */
4469 /******************************************************************************/
4470 /****************** Bit definition for FMC_BCR1 register *******************/
4471 #define FMC_BCR1_MBKEN 0x00000001U
4472 #define FMC_BCR1_MUXEN 0x00000002U
4473 #define FMC_BCR1_MTYP 0x0000000CU
4474 #define FMC_BCR1_MTYP_0 0x00000004U
4475 #define FMC_BCR1_MTYP_1 0x00000008U
4476 #define FMC_BCR1_MWID 0x00000030U
4477 #define FMC_BCR1_MWID_0 0x00000010U
4478 #define FMC_BCR1_MWID_1 0x00000020U
4479 #define FMC_BCR1_FACCEN 0x00000040U
4480 #define FMC_BCR1_BURSTEN 0x00000100U
4481 #define FMC_BCR1_WAITPOL 0x00000200U
4482 #define FMC_BCR1_WRAPMOD 0x00000400U
4483 #define FMC_BCR1_WAITCFG 0x00000800U
4484 #define FMC_BCR1_WREN 0x00001000U
4485 #define FMC_BCR1_WAITEN 0x00002000U
4486 #define FMC_BCR1_EXTMOD 0x00004000U
4487 #define FMC_BCR1_ASYNCWAIT 0x00008000U
4488 #define FMC_BCR1_CPSIZE 0x00070000U
4489 #define FMC_BCR1_CPSIZE_0 0x00010000U
4490 #define FMC_BCR1_CPSIZE_1 0x00020000U
4491 #define FMC_BCR1_CPSIZE_2 0x00040000U
4492 #define FMC_BCR1_CBURSTRW 0x00080000U
4493 #define FMC_BCR1_CCLKEN 0x00100000U
4494 #define FMC_BCR1_WFDIS 0x00200000U
4496 /****************** Bit definition for FMC_BCR2 register *******************/
4497 #define FMC_BCR2_MBKEN 0x00000001U
4498 #define FMC_BCR2_MUXEN 0x00000002U
4499 #define FMC_BCR2_MTYP 0x0000000CU
4500 #define FMC_BCR2_MTYP_0 0x00000004U
4501 #define FMC_BCR2_MTYP_1 0x00000008U
4502 #define FMC_BCR2_MWID 0x00000030U
4503 #define FMC_BCR2_MWID_0 0x00000010U
4504 #define FMC_BCR2_MWID_1 0x00000020U
4505 #define FMC_BCR2_FACCEN 0x00000040U
4506 #define FMC_BCR2_BURSTEN 0x00000100U
4507 #define FMC_BCR2_WAITPOL 0x00000200U
4508 #define FMC_BCR2_WRAPMOD 0x00000400U
4509 #define FMC_BCR2_WAITCFG 0x00000800U
4510 #define FMC_BCR2_WREN 0x00001000U
4511 #define FMC_BCR2_WAITEN 0x00002000U
4512 #define FMC_BCR2_EXTMOD 0x00004000U
4513 #define FMC_BCR2_ASYNCWAIT 0x00008000U
4514 #define FMC_BCR2_CPSIZE 0x00070000U
4515 #define FMC_BCR2_CPSIZE_0 0x00010000U
4516 #define FMC_BCR2_CPSIZE_1 0x00020000U
4517 #define FMC_BCR2_CPSIZE_2 0x00040000U
4518 #define FMC_BCR2_CBURSTRW 0x00080000U
4520 /****************** Bit definition for FMC_BCR3 register *******************/
4521 #define FMC_BCR3_MBKEN 0x00000001U
4522 #define FMC_BCR3_MUXEN 0x00000002U
4523 #define FMC_BCR3_MTYP 0x0000000CU
4524 #define FMC_BCR3_MTYP_0 0x00000004U
4525 #define FMC_BCR3_MTYP_1 0x00000008U
4526 #define FMC_BCR3_MWID 0x00000030U
4527 #define FMC_BCR3_MWID_0 0x00000010U
4528 #define FMC_BCR3_MWID_1 0x00000020U
4529 #define FMC_BCR3_FACCEN 0x00000040U
4530 #define FMC_BCR3_BURSTEN 0x00000100U
4531 #define FMC_BCR3_WAITPOL 0x00000200U
4532 #define FMC_BCR3_WRAPMOD 0x00000400U
4533 #define FMC_BCR3_WAITCFG 0x00000800U
4534 #define FMC_BCR3_WREN 0x00001000U
4535 #define FMC_BCR3_WAITEN 0x00002000U
4536 #define FMC_BCR3_EXTMOD 0x00004000U
4537 #define FMC_BCR3_ASYNCWAIT 0x00008000U
4538 #define FMC_BCR3_CPSIZE 0x00070000U
4539 #define FMC_BCR3_CPSIZE_0 0x00010000U
4540 #define FMC_BCR3_CPSIZE_1 0x00020000U
4541 #define FMC_BCR3_CPSIZE_2 0x00040000U
4542 #define FMC_BCR3_CBURSTRW 0x00080000U
4544 /****************** Bit definition for FMC_BCR4 register *******************/
4545 #define FMC_BCR4_MBKEN 0x00000001U
4546 #define FMC_BCR4_MUXEN 0x00000002U
4547 #define FMC_BCR4_MTYP 0x0000000CU
4548 #define FMC_BCR4_MTYP_0 0x00000004U
4549 #define FMC_BCR4_MTYP_1 0x00000008U
4550 #define FMC_BCR4_MWID 0x00000030U
4551 #define FMC_BCR4_MWID_0 0x00000010U
4552 #define FMC_BCR4_MWID_1 0x00000020U
4553 #define FMC_BCR4_FACCEN 0x00000040U
4554 #define FMC_BCR4_BURSTEN 0x00000100U
4555 #define FMC_BCR4_WAITPOL 0x00000200U
4556 #define FMC_BCR4_WRAPMOD 0x00000400U
4557 #define FMC_BCR4_WAITCFG 0x00000800U
4558 #define FMC_BCR4_WREN 0x00001000U
4559 #define FMC_BCR4_WAITEN 0x00002000U
4560 #define FMC_BCR4_EXTMOD 0x00004000U
4561 #define FMC_BCR4_ASYNCWAIT 0x00008000U
4562 #define FMC_BCR4_CPSIZE 0x00070000U
4563 #define FMC_BCR4_CPSIZE_0 0x00010000U
4564 #define FMC_BCR4_CPSIZE_1 0x00020000U
4565 #define FMC_BCR4_CPSIZE_2 0x00040000U
4566 #define FMC_BCR4_CBURSTRW 0x00080000U
4568 /****************** Bit definition for FMC_BTR1 register ******************/
4569 #define FMC_BTR1_ADDSET 0x0000000FU
4570 #define FMC_BTR1_ADDSET_0 0x00000001U
4571 #define FMC_BTR1_ADDSET_1 0x00000002U
4572 #define FMC_BTR1_ADDSET_2 0x00000004U
4573 #define FMC_BTR1_ADDSET_3 0x00000008U
4574 #define FMC_BTR1_ADDHLD 0x000000F0U
4575 #define FMC_BTR1_ADDHLD_0 0x00000010U
4576 #define FMC_BTR1_ADDHLD_1 0x00000020U
4577 #define FMC_BTR1_ADDHLD_2 0x00000040U
4578 #define FMC_BTR1_ADDHLD_3 0x00000080U
4579 #define FMC_BTR1_DATAST 0x0000FF00U
4580 #define FMC_BTR1_DATAST_0 0x00000100U
4581 #define FMC_BTR1_DATAST_1 0x00000200U
4582 #define FMC_BTR1_DATAST_2 0x00000400U
4583 #define FMC_BTR1_DATAST_3 0x00000800U
4584 #define FMC_BTR1_DATAST_4 0x00001000U
4585 #define FMC_BTR1_DATAST_5 0x00002000U
4586 #define FMC_BTR1_DATAST_6 0x00004000U
4587 #define FMC_BTR1_DATAST_7 0x00008000U
4588 #define FMC_BTR1_BUSTURN 0x000F0000U
4589 #define FMC_BTR1_BUSTURN_0 0x00010000U
4590 #define FMC_BTR1_BUSTURN_1 0x00020000U
4591 #define FMC_BTR1_BUSTURN_2 0x00040000U
4592 #define FMC_BTR1_BUSTURN_3 0x00080000U
4593 #define FMC_BTR1_CLKDIV 0x00F00000U
4594 #define FMC_BTR1_CLKDIV_0 0x00100000U
4595 #define FMC_BTR1_CLKDIV_1 0x00200000U
4596 #define FMC_BTR1_CLKDIV_2 0x00400000U
4597 #define FMC_BTR1_CLKDIV_3 0x00800000U
4598 #define FMC_BTR1_DATLAT 0x0F000000U
4599 #define FMC_BTR1_DATLAT_0 0x01000000U
4600 #define FMC_BTR1_DATLAT_1 0x02000000U
4601 #define FMC_BTR1_DATLAT_2 0x04000000U
4602 #define FMC_BTR1_DATLAT_3 0x08000000U
4603 #define FMC_BTR1_ACCMOD 0x30000000U
4604 #define FMC_BTR1_ACCMOD_0 0x10000000U
4605 #define FMC_BTR1_ACCMOD_1 0x20000000U
4607 /****************** Bit definition for FMC_BTR2 register *******************/
4608 #define FMC_BTR2_ADDSET 0x0000000FU
4609 #define FMC_BTR2_ADDSET_0 0x00000001U
4610 #define FMC_BTR2_ADDSET_1 0x00000002U
4611 #define FMC_BTR2_ADDSET_2 0x00000004U
4612 #define FMC_BTR2_ADDSET_3 0x00000008U
4613 #define FMC_BTR2_ADDHLD 0x000000F0U
4614 #define FMC_BTR2_ADDHLD_0 0x00000010U
4615 #define FMC_BTR2_ADDHLD_1 0x00000020U
4616 #define FMC_BTR2_ADDHLD_2 0x00000040U
4617 #define FMC_BTR2_ADDHLD_3 0x00000080U
4618 #define FMC_BTR2_DATAST 0x0000FF00U
4619 #define FMC_BTR2_DATAST_0 0x00000100U
4620 #define FMC_BTR2_DATAST_1 0x00000200U
4621 #define FMC_BTR2_DATAST_2 0x00000400U
4622 #define FMC_BTR2_DATAST_3 0x00000800U
4623 #define FMC_BTR2_DATAST_4 0x00001000U
4624 #define FMC_BTR2_DATAST_5 0x00002000U
4625 #define FMC_BTR2_DATAST_6 0x00004000U
4626 #define FMC_BTR2_DATAST_7 0x00008000U
4627 #define FMC_BTR2_BUSTURN 0x000F0000U
4628 #define FMC_BTR2_BUSTURN_0 0x00010000U
4629 #define FMC_BTR2_BUSTURN_1 0x00020000U
4630 #define FMC_BTR2_BUSTURN_2 0x00040000U
4631 #define FMC_BTR2_BUSTURN_3 0x00080000U
4632 #define FMC_BTR2_CLKDIV 0x00F00000U
4633 #define FMC_BTR2_CLKDIV_0 0x00100000U
4634 #define FMC_BTR2_CLKDIV_1 0x00200000U
4635 #define FMC_BTR2_CLKDIV_2 0x00400000U
4636 #define FMC_BTR2_CLKDIV_3 0x00800000U
4637 #define FMC_BTR2_DATLAT 0x0F000000U
4638 #define FMC_BTR2_DATLAT_0 0x01000000U
4639 #define FMC_BTR2_DATLAT_1 0x02000000U
4640 #define FMC_BTR2_DATLAT_2 0x04000000U
4641 #define FMC_BTR2_DATLAT_3 0x08000000U
4642 #define FMC_BTR2_ACCMOD 0x30000000U
4643 #define FMC_BTR2_ACCMOD_0 0x10000000U
4644 #define FMC_BTR2_ACCMOD_1 0x20000000U
4646 /******************* Bit definition for FMC_BTR3 register *******************/
4647 #define FMC_BTR3_ADDSET 0x0000000FU
4648 #define FMC_BTR3_ADDSET_0 0x00000001U
4649 #define FMC_BTR3_ADDSET_1 0x00000002U
4650 #define FMC_BTR3_ADDSET_2 0x00000004U
4651 #define FMC_BTR3_ADDSET_3 0x00000008U
4652 #define FMC_BTR3_ADDHLD 0x000000F0U
4653 #define FMC_BTR3_ADDHLD_0 0x00000010U
4654 #define FMC_BTR3_ADDHLD_1 0x00000020U
4655 #define FMC_BTR3_ADDHLD_2 0x00000040U
4656 #define FMC_BTR3_ADDHLD_3 0x00000080U
4657 #define FMC_BTR3_DATAST 0x0000FF00U
4658 #define FMC_BTR3_DATAST_0 0x00000100U
4659 #define FMC_BTR3_DATAST_1 0x00000200U
4660 #define FMC_BTR3_DATAST_2 0x00000400U
4661 #define FMC_BTR3_DATAST_3 0x00000800U
4662 #define FMC_BTR3_DATAST_4 0x00001000U
4663 #define FMC_BTR3_DATAST_5 0x00002000U
4664 #define FMC_BTR3_DATAST_6 0x00004000U
4665 #define FMC_BTR3_DATAST_7 0x00008000U
4666 #define FMC_BTR3_BUSTURN 0x000F0000U
4667 #define FMC_BTR3_BUSTURN_0 0x00010000U
4668 #define FMC_BTR3_BUSTURN_1 0x00020000U
4669 #define FMC_BTR3_BUSTURN_2 0x00040000U
4670 #define FMC_BTR3_BUSTURN_3 0x00080000U
4671 #define FMC_BTR3_CLKDIV 0x00F00000U
4672 #define FMC_BTR3_CLKDIV_0 0x00100000U
4673 #define FMC_BTR3_CLKDIV_1 0x00200000U
4674 #define FMC_BTR3_CLKDIV_2 0x00400000U
4675 #define FMC_BTR3_CLKDIV_3 0x00800000U
4676 #define FMC_BTR3_DATLAT 0x0F000000U
4677 #define FMC_BTR3_DATLAT_0 0x01000000U
4678 #define FMC_BTR3_DATLAT_1 0x02000000U
4679 #define FMC_BTR3_DATLAT_2 0x04000000U
4680 #define FMC_BTR3_DATLAT_3 0x08000000U
4681 #define FMC_BTR3_ACCMOD 0x30000000U
4682 #define FMC_BTR3_ACCMOD_0 0x10000000U
4683 #define FMC_BTR3_ACCMOD_1 0x20000000U
4685 /****************** Bit definition for FMC_BTR4 register *******************/
4686 #define FMC_BTR4_ADDSET 0x0000000FU
4687 #define FMC_BTR4_ADDSET_0 0x00000001U
4688 #define FMC_BTR4_ADDSET_1 0x00000002U
4689 #define FMC_BTR4_ADDSET_2 0x00000004U
4690 #define FMC_BTR4_ADDSET_3 0x00000008U
4691 #define FMC_BTR4_ADDHLD 0x000000F0U
4692 #define FMC_BTR4_ADDHLD_0 0x00000010U
4693 #define FMC_BTR4_ADDHLD_1 0x00000020U
4694 #define FMC_BTR4_ADDHLD_2 0x00000040U
4695 #define FMC_BTR4_ADDHLD_3 0x00000080U
4696 #define FMC_BTR4_DATAST 0x0000FF00U
4697 #define FMC_BTR4_DATAST_0 0x00000100U
4698 #define FMC_BTR4_DATAST_1 0x00000200U
4699 #define FMC_BTR4_DATAST_2 0x00000400U
4700 #define FMC_BTR4_DATAST_3 0x00000800U
4701 #define FMC_BTR4_DATAST_4 0x00001000U
4702 #define FMC_BTR4_DATAST_5 0x00002000U
4703 #define FMC_BTR4_DATAST_6 0x00004000U
4704 #define FMC_BTR4_DATAST_7 0x00008000U
4705 #define FMC_BTR4_BUSTURN 0x000F0000U
4706 #define FMC_BTR4_BUSTURN_0 0x00010000U
4707 #define FMC_BTR4_BUSTURN_1 0x00020000U
4708 #define FMC_BTR4_BUSTURN_2 0x00040000U
4709 #define FMC_BTR4_BUSTURN_3 0x00080000U
4710 #define FMC_BTR4_CLKDIV 0x00F00000U
4711 #define FMC_BTR4_CLKDIV_0 0x00100000U
4712 #define FMC_BTR4_CLKDIV_1 0x00200000U
4713 #define FMC_BTR4_CLKDIV_2 0x00400000U
4714 #define FMC_BTR4_CLKDIV_3 0x00800000U
4715 #define FMC_BTR4_DATLAT 0x0F000000U
4716 #define FMC_BTR4_DATLAT_0 0x01000000U
4717 #define FMC_BTR4_DATLAT_1 0x02000000U
4718 #define FMC_BTR4_DATLAT_2 0x04000000U
4719 #define FMC_BTR4_DATLAT_3 0x08000000U
4720 #define FMC_BTR4_ACCMOD 0x30000000U
4721 #define FMC_BTR4_ACCMOD_0 0x10000000U
4722 #define FMC_BTR4_ACCMOD_1 0x20000000U
4724 /****************** Bit definition for FMC_BWTR1 register ******************/
4725 #define FMC_BWTR1_ADDSET 0x0000000FU
4726 #define FMC_BWTR1_ADDSET_0 0x00000001U
4727 #define FMC_BWTR1_ADDSET_1 0x00000002U
4728 #define FMC_BWTR1_ADDSET_2 0x00000004U
4729 #define FMC_BWTR1_ADDSET_3 0x00000008U
4730 #define FMC_BWTR1_ADDHLD 0x000000F0U
4731 #define FMC_BWTR1_ADDHLD_0 0x00000010U
4732 #define FMC_BWTR1_ADDHLD_1 0x00000020U
4733 #define FMC_BWTR1_ADDHLD_2 0x00000040U
4734 #define FMC_BWTR1_ADDHLD_3 0x00000080U
4735 #define FMC_BWTR1_DATAST 0x0000FF00U
4736 #define FMC_BWTR1_DATAST_0 0x00000100U
4737 #define FMC_BWTR1_DATAST_1 0x00000200U
4738 #define FMC_BWTR1_DATAST_2 0x00000400U
4739 #define FMC_BWTR1_DATAST_3 0x00000800U
4740 #define FMC_BWTR1_DATAST_4 0x00001000U
4741 #define FMC_BWTR1_DATAST_5 0x00002000U
4742 #define FMC_BWTR1_DATAST_6 0x00004000U
4743 #define FMC_BWTR1_DATAST_7 0x00008000U
4744 #define FMC_BWTR1_BUSTURN 0x000F0000U
4745 #define FMC_BWTR1_BUSTURN_0 0x00010000U
4746 #define FMC_BWTR1_BUSTURN_1 0x00020000U
4747 #define FMC_BWTR1_BUSTURN_2 0x00040000U
4748 #define FMC_BWTR1_BUSTURN_3 0x00080000U
4749 #define FMC_BWTR1_ACCMOD 0x30000000U
4750 #define FMC_BWTR1_ACCMOD_0 0x10000000U
4751 #define FMC_BWTR1_ACCMOD_1 0x20000000U
4753 /****************** Bit definition for FMC_BWTR2 register ******************/
4754 #define FMC_BWTR2_ADDSET 0x0000000FU
4755 #define FMC_BWTR2_ADDSET_0 0x00000001U
4756 #define FMC_BWTR2_ADDSET_1 0x00000002U
4757 #define FMC_BWTR2_ADDSET_2 0x00000004U
4758 #define FMC_BWTR2_ADDSET_3 0x00000008U
4759 #define FMC_BWTR2_ADDHLD 0x000000F0U
4760 #define FMC_BWTR2_ADDHLD_0 0x00000010U
4761 #define FMC_BWTR2_ADDHLD_1 0x00000020U
4762 #define FMC_BWTR2_ADDHLD_2 0x00000040U
4763 #define FMC_BWTR2_ADDHLD_3 0x00000080U
4764 #define FMC_BWTR2_DATAST 0x0000FF00U
4765 #define FMC_BWTR2_DATAST_0 0x00000100U
4766 #define FMC_BWTR2_DATAST_1 0x00000200U
4767 #define FMC_BWTR2_DATAST_2 0x00000400U
4768 #define FMC_BWTR2_DATAST_3 0x00000800U
4769 #define FMC_BWTR2_DATAST_4 0x00001000U
4770 #define FMC_BWTR2_DATAST_5 0x00002000U
4771 #define FMC_BWTR2_DATAST_6 0x00004000U
4772 #define FMC_BWTR2_DATAST_7 0x00008000U
4773 #define FMC_BWTR2_BUSTURN 0x000F0000U
4774 #define FMC_BWTR2_BUSTURN_0 0x00010000U
4775 #define FMC_BWTR2_BUSTURN_1 0x00020000U
4776 #define FMC_BWTR2_BUSTURN_2 0x00040000U
4777 #define FMC_BWTR2_BUSTURN_3 0x00080000U
4778 #define FMC_BWTR2_ACCMOD 0x30000000U
4779 #define FMC_BWTR2_ACCMOD_0 0x10000000U
4780 #define FMC_BWTR2_ACCMOD_1 0x20000000U
4782 /****************** Bit definition for FMC_BWTR3 register ******************/
4783 #define FMC_BWTR3_ADDSET 0x0000000FU
4784 #define FMC_BWTR3_ADDSET_0 0x00000001U
4785 #define FMC_BWTR3_ADDSET_1 0x00000002U
4786 #define FMC_BWTR3_ADDSET_2 0x00000004U
4787 #define FMC_BWTR3_ADDSET_3 0x00000008U
4788 #define FMC_BWTR3_ADDHLD 0x000000F0U
4789 #define FMC_BWTR3_ADDHLD_0 0x00000010U
4790 #define FMC_BWTR3_ADDHLD_1 0x00000020U
4791 #define FMC_BWTR3_ADDHLD_2 0x00000040U
4792 #define FMC_BWTR3_ADDHLD_3 0x00000080U
4793 #define FMC_BWTR3_DATAST 0x0000FF00U
4794 #define FMC_BWTR3_DATAST_0 0x00000100U
4795 #define FMC_BWTR3_DATAST_1 0x00000200U
4796 #define FMC_BWTR3_DATAST_2 0x00000400U
4797 #define FMC_BWTR3_DATAST_3 0x00000800U
4798 #define FMC_BWTR3_DATAST_4 0x00001000U
4799 #define FMC_BWTR3_DATAST_5 0x00002000U
4800 #define FMC_BWTR3_DATAST_6 0x00004000U
4801 #define FMC_BWTR3_DATAST_7 0x00008000U
4802 #define FMC_BWTR3_BUSTURN 0x000F0000U
4803 #define FMC_BWTR3_BUSTURN_0 0x00010000U
4804 #define FMC_BWTR3_BUSTURN_1 0x00020000U
4805 #define FMC_BWTR3_BUSTURN_2 0x00040000U
4806 #define FMC_BWTR3_BUSTURN_3 0x00080000U
4807 #define FMC_BWTR3_ACCMOD 0x30000000U
4808 #define FMC_BWTR3_ACCMOD_0 0x10000000U
4809 #define FMC_BWTR3_ACCMOD_1 0x20000000U
4811 /****************** Bit definition for FMC_BWTR4 register ******************/
4812 #define FMC_BWTR4_ADDSET 0x0000000FU
4813 #define FMC_BWTR4_ADDSET_0 0x00000001U
4814 #define FMC_BWTR4_ADDSET_1 0x00000002U
4815 #define FMC_BWTR4_ADDSET_2 0x00000004U
4816 #define FMC_BWTR4_ADDSET_3 0x00000008U
4817 #define FMC_BWTR4_ADDHLD 0x000000F0U
4818 #define FMC_BWTR4_ADDHLD_0 0x00000010U
4819 #define FMC_BWTR4_ADDHLD_1 0x00000020U
4820 #define FMC_BWTR4_ADDHLD_2 0x00000040U
4821 #define FMC_BWTR4_ADDHLD_3 0x00000080U
4822 #define FMC_BWTR4_DATAST 0x0000FF00U
4823 #define FMC_BWTR4_DATAST_0 0x00000100U
4824 #define FMC_BWTR4_DATAST_1 0x00000200U
4825 #define FMC_BWTR4_DATAST_2 0x00000400U
4826 #define FMC_BWTR4_DATAST_3 0x00000800U
4827 #define FMC_BWTR4_DATAST_4 0x00001000U
4828 #define FMC_BWTR4_DATAST_5 0x00002000U
4829 #define FMC_BWTR4_DATAST_6 0x00004000U
4830 #define FMC_BWTR4_DATAST_7 0x00008000U
4831 #define FMC_BWTR4_BUSTURN 0x000F0000U
4832 #define FMC_BWTR4_BUSTURN_0 0x00010000U
4833 #define FMC_BWTR4_BUSTURN_1 0x00020000U
4834 #define FMC_BWTR4_BUSTURN_2 0x00040000U
4835 #define FMC_BWTR4_BUSTURN_3 0x00080000U
4836 #define FMC_BWTR4_ACCMOD 0x30000000U
4837 #define FMC_BWTR4_ACCMOD_0 0x10000000U
4838 #define FMC_BWTR4_ACCMOD_1 0x20000000U
4840 /****************** Bit definition for FMC_PCR register *******************/
4841 #define FMC_PCR_PWAITEN 0x00000002U
4842 #define FMC_PCR_PBKEN 0x00000004U
4843 #define FMC_PCR_PTYP 0x00000008U
4844 #define FMC_PCR_PWID 0x00000030U
4845 #define FMC_PCR_PWID_0 0x00000010U
4846 #define FMC_PCR_PWID_1 0x00000020U
4847 #define FMC_PCR_ECCEN 0x00000040U
4848 #define FMC_PCR_TCLR 0x00001E00U
4849 #define FMC_PCR_TCLR_0 0x00000200U
4850 #define FMC_PCR_TCLR_1 0x00000400U
4851 #define FMC_PCR_TCLR_2 0x00000800U
4852 #define FMC_PCR_TCLR_3 0x00001000U
4853 #define FMC_PCR_TAR 0x0001E000U
4854 #define FMC_PCR_TAR_0 0x00002000U
4855 #define FMC_PCR_TAR_1 0x00004000U
4856 #define FMC_PCR_TAR_2 0x00008000U
4857 #define FMC_PCR_TAR_3 0x00010000U
4858 #define FMC_PCR_ECCPS 0x000E0000U
4859 #define FMC_PCR_ECCPS_0 0x00020000U
4860 #define FMC_PCR_ECCPS_1 0x00040000U
4861 #define FMC_PCR_ECCPS_2 0x00080000U
4863 /******************* Bit definition for FMC_SR register *******************/
4864 #define FMC_SR_IRS 0x01U
4865 #define FMC_SR_ILS 0x02U
4866 #define FMC_SR_IFS 0x04U
4867 #define FMC_SR_IREN 0x08U
4868 #define FMC_SR_ILEN 0x10U
4869 #define FMC_SR_IFEN 0x20U
4870 #define FMC_SR_FEMPT 0x40U
4872 /****************** Bit definition for FMC_PMEM register ******************/
4873 #define FMC_PMEM_MEMSET3 0x000000FFU
4874 #define FMC_PMEM_MEMSET3_0 0x00000001U
4875 #define FMC_PMEM_MEMSET3_1 0x00000002U
4876 #define FMC_PMEM_MEMSET3_2 0x00000004U
4877 #define FMC_PMEM_MEMSET3_3 0x00000008U
4878 #define FMC_PMEM_MEMSET3_4 0x00000010U
4879 #define FMC_PMEM_MEMSET3_5 0x00000020U
4880 #define FMC_PMEM_MEMSET3_6 0x00000040U
4881 #define FMC_PMEM_MEMSET3_7 0x00000080U
4882 #define FMC_PMEM_MEMWAIT3 0x0000FF00U
4883 #define FMC_PMEM_MEMWAIT3_0 0x00000100U
4884 #define FMC_PMEM_MEMWAIT3_1 0x00000200U
4885 #define FMC_PMEM_MEMWAIT3_2 0x00000400U
4886 #define FMC_PMEM_MEMWAIT3_3 0x00000800U
4887 #define FMC_PMEM_MEMWAIT3_4 0x00001000U
4888 #define FMC_PMEM_MEMWAIT3_5 0x00002000U
4889 #define FMC_PMEM_MEMWAIT3_6 0x00004000U
4890 #define FMC_PMEM_MEMWAIT3_7 0x00008000U
4891 #define FMC_PMEM_MEMHOLD3 0x00FF0000U
4892 #define FMC_PMEM_MEMHOLD3_0 0x00010000U
4893 #define FMC_PMEM_MEMHOLD3_1 0x00020000U
4894 #define FMC_PMEM_MEMHOLD3_2 0x00040000U
4895 #define FMC_PMEM_MEMHOLD3_3 0x00080000U
4896 #define FMC_PMEM_MEMHOLD3_4 0x00100000U
4897 #define FMC_PMEM_MEMHOLD3_5 0x00200000U
4898 #define FMC_PMEM_MEMHOLD3_6 0x00400000U
4899 #define FMC_PMEM_MEMHOLD3_7 0x00800000U
4900 #define FMC_PMEM_MEMHIZ3 0xFF000000U
4901 #define FMC_PMEM_MEMHIZ3_0 0x01000000U
4902 #define FMC_PMEM_MEMHIZ3_1 0x02000000U
4903 #define FMC_PMEM_MEMHIZ3_2 0x04000000U
4904 #define FMC_PMEM_MEMHIZ3_3 0x08000000U
4905 #define FMC_PMEM_MEMHIZ3_4 0x10000000U
4906 #define FMC_PMEM_MEMHIZ3_5 0x20000000U
4907 #define FMC_PMEM_MEMHIZ3_6 0x40000000U
4908 #define FMC_PMEM_MEMHIZ3_7 0x80000000U
4910 /****************** Bit definition for FMC_PATT register ******************/
4911 #define FMC_PATT_ATTSET3 0x000000FFU
4912 #define FMC_PATT_ATTSET3_0 0x00000001U
4913 #define FMC_PATT_ATTSET3_1 0x00000002U
4914 #define FMC_PATT_ATTSET3_2 0x00000004U
4915 #define FMC_PATT_ATTSET3_3 0x00000008U
4916 #define FMC_PATT_ATTSET3_4 0x00000010U
4917 #define FMC_PATT_ATTSET3_5 0x00000020U
4918 #define FMC_PATT_ATTSET3_6 0x00000040U
4919 #define FMC_PATT_ATTSET3_7 0x00000080U
4920 #define FMC_PATT_ATTWAIT3 0x0000FF00U
4921 #define FMC_PATT_ATTWAIT3_0 0x00000100U
4922 #define FMC_PATT_ATTWAIT3_1 0x00000200U
4923 #define FMC_PATT_ATTWAIT3_2 0x00000400U
4924 #define FMC_PATT_ATTWAIT3_3 0x00000800U
4925 #define FMC_PATT_ATTWAIT3_4 0x00001000U
4926 #define FMC_PATT_ATTWAIT3_5 0x00002000U
4927 #define FMC_PATT_ATTWAIT3_6 0x00004000U
4928 #define FMC_PATT_ATTWAIT3_7 0x00008000U
4929 #define FMC_PATT_ATTHOLD3 0x00FF0000U
4930 #define FMC_PATT_ATTHOLD3_0 0x00010000U
4931 #define FMC_PATT_ATTHOLD3_1 0x00020000U
4932 #define FMC_PATT_ATTHOLD3_2 0x00040000U
4933 #define FMC_PATT_ATTHOLD3_3 0x00080000U
4934 #define FMC_PATT_ATTHOLD3_4 0x00100000U
4935 #define FMC_PATT_ATTHOLD3_5 0x00200000U
4936 #define FMC_PATT_ATTHOLD3_6 0x00400000U
4937 #define FMC_PATT_ATTHOLD3_7 0x00800000U
4938 #define FMC_PATT_ATTHIZ3 0xFF000000U
4939 #define FMC_PATT_ATTHIZ3_0 0x01000000U
4940 #define FMC_PATT_ATTHIZ3_1 0x02000000U
4941 #define FMC_PATT_ATTHIZ3_2 0x04000000U
4942 #define FMC_PATT_ATTHIZ3_3 0x08000000U
4943 #define FMC_PATT_ATTHIZ3_4 0x10000000U
4944 #define FMC_PATT_ATTHIZ3_5 0x20000000U
4945 #define FMC_PATT_ATTHIZ3_6 0x40000000U
4946 #define FMC_PATT_ATTHIZ3_7 0x80000000U
4948 /****************** Bit definition for FMC_ECCR register ******************/
4949 #define FMC_ECCR_ECC3 0xFFFFFFFFU
4951 /****************** Bit definition for FMC_SDCR1 register ******************/
4952 #define FMC_SDCR1_NC 0x00000003U
4953 #define FMC_SDCR1_NC_0 0x00000001U
4954 #define FMC_SDCR1_NC_1 0x00000002U
4955 #define FMC_SDCR1_NR 0x0000000CU
4956 #define FMC_SDCR1_NR_0 0x00000004U
4957 #define FMC_SDCR1_NR_1 0x00000008U
4958 #define FMC_SDCR1_MWID 0x00000030U
4959 #define FMC_SDCR1_MWID_0 0x00000010U
4960 #define FMC_SDCR1_MWID_1 0x00000020U
4961 #define FMC_SDCR1_NB 0x00000040U
4962 #define FMC_SDCR1_CAS 0x00000180U
4963 #define FMC_SDCR1_CAS_0 0x00000080U
4964 #define FMC_SDCR1_CAS_1 0x00000100U
4965 #define FMC_SDCR1_WP 0x00000200U
4966 #define FMC_SDCR1_SDCLK 0x00000C00U
4967 #define FMC_SDCR1_SDCLK_0 0x00000400U
4968 #define FMC_SDCR1_SDCLK_1 0x00000800U
4969 #define FMC_SDCR1_RBURST 0x00001000U
4970 #define FMC_SDCR1_RPIPE 0x00006000U
4971 #define FMC_SDCR1_RPIPE_0 0x00002000U
4972 #define FMC_SDCR1_RPIPE_1 0x00004000U
4974 /****************** Bit definition for FMC_SDCR2 register ******************/
4975 #define FMC_SDCR2_NC 0x00000003U
4976 #define FMC_SDCR2_NC_0 0x00000001U
4977 #define FMC_SDCR2_NC_1 0x00000002U
4978 #define FMC_SDCR2_NR 0x0000000CU
4979 #define FMC_SDCR2_NR_0 0x00000004U
4980 #define FMC_SDCR2_NR_1 0x00000008U
4981 #define FMC_SDCR2_MWID 0x00000030U
4982 #define FMC_SDCR2_MWID_0 0x00000010U
4983 #define FMC_SDCR2_MWID_1 0x00000020U
4984 #define FMC_SDCR2_NB 0x00000040U
4985 #define FMC_SDCR2_CAS 0x00000180U
4986 #define FMC_SDCR2_CAS_0 0x00000080U
4987 #define FMC_SDCR2_CAS_1 0x00000100U
4988 #define FMC_SDCR2_WP 0x00000200U
4989 #define FMC_SDCR2_SDCLK 0x00000C00U
4990 #define FMC_SDCR2_SDCLK_0 0x00000400U
4991 #define FMC_SDCR2_SDCLK_1 0x00000800U
4992 #define FMC_SDCR2_RBURST 0x00001000U
4993 #define FMC_SDCR2_RPIPE 0x00006000U
4994 #define FMC_SDCR2_RPIPE_0 0x00002000U
4995 #define FMC_SDCR2_RPIPE_1 0x00004000U
4997 /****************** Bit definition for FMC_SDTR1 register ******************/
4998 #define FMC_SDTR1_TMRD 0x0000000FU
4999 #define FMC_SDTR1_TMRD_0 0x00000001U
5000 #define FMC_SDTR1_TMRD_1 0x00000002U
5001 #define FMC_SDTR1_TMRD_2 0x00000004U
5002 #define FMC_SDTR1_TMRD_3 0x00000008U
5003 #define FMC_SDTR1_TXSR 0x000000F0U
5004 #define FMC_SDTR1_TXSR_0 0x00000010U
5005 #define FMC_SDTR1_TXSR_1 0x00000020U
5006 #define FMC_SDTR1_TXSR_2 0x00000040U
5007 #define FMC_SDTR1_TXSR_3 0x00000080U
5008 #define FMC_SDTR1_TRAS 0x00000F00U
5009 #define FMC_SDTR1_TRAS_0 0x00000100U
5010 #define FMC_SDTR1_TRAS_1 0x00000200U
5011 #define FMC_SDTR1_TRAS_2 0x00000400U
5012 #define FMC_SDTR1_TRAS_3 0x00000800U
5013 #define FMC_SDTR1_TRC 0x0000F000U
5014 #define FMC_SDTR1_TRC_0 0x00001000U
5015 #define FMC_SDTR1_TRC_1 0x00002000U
5016 #define FMC_SDTR1_TRC_2 0x00004000U
5017 #define FMC_SDTR1_TWR 0x000F0000U
5018 #define FMC_SDTR1_TWR_0 0x00010000U
5019 #define FMC_SDTR1_TWR_1 0x00020000U
5020 #define FMC_SDTR1_TWR_2 0x00040000U
5021 #define FMC_SDTR1_TRP 0x00F00000U
5022 #define FMC_SDTR1_TRP_0 0x00100000U
5023 #define FMC_SDTR1_TRP_1 0x00200000U
5024 #define FMC_SDTR1_TRP_2 0x00400000U
5025 #define FMC_SDTR1_TRCD 0x0F000000U
5026 #define FMC_SDTR1_TRCD_0 0x01000000U
5027 #define FMC_SDTR1_TRCD_1 0x02000000U
5028 #define FMC_SDTR1_TRCD_2 0x04000000U
5030 /****************** Bit definition for FMC_SDTR2 register ******************/
5031 #define FMC_SDTR2_TMRD 0x0000000FU
5032 #define FMC_SDTR2_TMRD_0 0x00000001U
5033 #define FMC_SDTR2_TMRD_1 0x00000002U
5034 #define FMC_SDTR2_TMRD_2 0x00000004U
5035 #define FMC_SDTR2_TMRD_3 0x00000008U
5036 #define FMC_SDTR2_TXSR 0x000000F0U
5037 #define FMC_SDTR2_TXSR_0 0x00000010U
5038 #define FMC_SDTR2_TXSR_1 0x00000020U
5039 #define FMC_SDTR2_TXSR_2 0x00000040U
5040 #define FMC_SDTR2_TXSR_3 0x00000080U
5041 #define FMC_SDTR2_TRAS 0x00000F00U
5042 #define FMC_SDTR2_TRAS_0 0x00000100U
5043 #define FMC_SDTR2_TRAS_1 0x00000200U
5044 #define FMC_SDTR2_TRAS_2 0x00000400U
5045 #define FMC_SDTR2_TRAS_3 0x00000800U
5046 #define FMC_SDTR2_TRC 0x0000F000U
5047 #define FMC_SDTR2_TRC_0 0x00001000U
5048 #define FMC_SDTR2_TRC_1 0x00002000U
5049 #define FMC_SDTR2_TRC_2 0x00004000U
5050 #define FMC_SDTR2_TWR 0x000F0000U
5051 #define FMC_SDTR2_TWR_0 0x00010000U
5052 #define FMC_SDTR2_TWR_1 0x00020000U
5053 #define FMC_SDTR2_TWR_2 0x00040000U
5054 #define FMC_SDTR2_TRP 0x00F00000U
5055 #define FMC_SDTR2_TRP_0 0x00100000U
5056 #define FMC_SDTR2_TRP_1 0x00200000U
5057 #define FMC_SDTR2_TRP_2 0x00400000U
5058 #define FMC_SDTR2_TRCD 0x0F000000U
5059 #define FMC_SDTR2_TRCD_0 0x01000000U
5060 #define FMC_SDTR2_TRCD_1 0x02000000U
5061 #define FMC_SDTR2_TRCD_2 0x04000000U
5063 /****************** Bit definition for FMC_SDCMR register ******************/
5064 #define FMC_SDCMR_MODE 0x00000007U
5065 #define FMC_SDCMR_MODE_0 0x00000001U
5066 #define FMC_SDCMR_MODE_1 0x00000002U
5067 #define FMC_SDCMR_MODE_2 0x00000003U
5068 #define FMC_SDCMR_CTB2 0x00000008U
5069 #define FMC_SDCMR_CTB1 0x00000010U
5070 #define FMC_SDCMR_NRFS 0x000001E0U
5071 #define FMC_SDCMR_NRFS_0 0x00000020U
5072 #define FMC_SDCMR_NRFS_1 0x00000040U
5073 #define FMC_SDCMR_NRFS_2 0x00000080U
5074 #define FMC_SDCMR_NRFS_3 0x00000100U
5075 #define FMC_SDCMR_MRD 0x003FFE00U
5077 /****************** Bit definition for FMC_SDRTR register ******************/
5078 #define FMC_SDRTR_CRE 0x00000001U
5079 #define FMC_SDRTR_COUNT 0x00003FFEU
5080 #define FMC_SDRTR_REIE 0x00004000U
5082 /****************** Bit definition for FMC_SDSR register ******************/
5083 #define FMC_SDSR_RE 0x00000001U
5084 #define FMC_SDSR_MODES1 0x00000006U
5085 #define FMC_SDSR_MODES1_0 0x00000002U
5086 #define FMC_SDSR_MODES1_1 0x00000004U
5087 #define FMC_SDSR_MODES2 0x00000018U
5088 #define FMC_SDSR_MODES2_0 0x00000008U
5089 #define FMC_SDSR_MODES2_1 0x00000010U
5090 #define FMC_SDSR_BUSY 0x00000020U
5092 /******************************************************************************/
5093 /* */
5094 /* General Purpose I/O */
5095 /* */
5096 /******************************************************************************/
5097 /****************** Bits definition for GPIO_MODER register *****************/
5098 #define GPIO_MODER_MODER0 0x00000003U
5099 #define GPIO_MODER_MODER0_0 0x00000001U
5100 #define GPIO_MODER_MODER0_1 0x00000002U
5101 #define GPIO_MODER_MODER1 0x0000000CU
5102 #define GPIO_MODER_MODER1_0 0x00000004U
5103 #define GPIO_MODER_MODER1_1 0x00000008U
5104 #define GPIO_MODER_MODER2 0x00000030U
5105 #define GPIO_MODER_MODER2_0 0x00000010U
5106 #define GPIO_MODER_MODER2_1 0x00000020U
5107 #define GPIO_MODER_MODER3 0x000000C0U
5108 #define GPIO_MODER_MODER3_0 0x00000040U
5109 #define GPIO_MODER_MODER3_1 0x00000080U
5110 #define GPIO_MODER_MODER4 0x00000300U
5111 #define GPIO_MODER_MODER4_0 0x00000100U
5112 #define GPIO_MODER_MODER4_1 0x00000200U
5113 #define GPIO_MODER_MODER5 0x00000C00U
5114 #define GPIO_MODER_MODER5_0 0x00000400U
5115 #define GPIO_MODER_MODER5_1 0x00000800U
5116 #define GPIO_MODER_MODER6 0x00003000U
5117 #define GPIO_MODER_MODER6_0 0x00001000U
5118 #define GPIO_MODER_MODER6_1 0x00002000U
5119 #define GPIO_MODER_MODER7 0x0000C000U
5120 #define GPIO_MODER_MODER7_0 0x00004000U
5121 #define GPIO_MODER_MODER7_1 0x00008000U
5122 #define GPIO_MODER_MODER8 0x00030000U
5123 #define GPIO_MODER_MODER8_0 0x00010000U
5124 #define GPIO_MODER_MODER8_1 0x00020000U
5125 #define GPIO_MODER_MODER9 0x000C0000U
5126 #define GPIO_MODER_MODER9_0 0x00040000U
5127 #define GPIO_MODER_MODER9_1 0x00080000U
5128 #define GPIO_MODER_MODER10 0x00300000U
5129 #define GPIO_MODER_MODER10_0 0x00100000U
5130 #define GPIO_MODER_MODER10_1 0x00200000U
5131 #define GPIO_MODER_MODER11 0x00C00000U
5132 #define GPIO_MODER_MODER11_0 0x00400000U
5133 #define GPIO_MODER_MODER11_1 0x00800000U
5134 #define GPIO_MODER_MODER12 0x03000000U
5135 #define GPIO_MODER_MODER12_0 0x01000000U
5136 #define GPIO_MODER_MODER12_1 0x02000000U
5137 #define GPIO_MODER_MODER13 0x0C000000U
5138 #define GPIO_MODER_MODER13_0 0x04000000U
5139 #define GPIO_MODER_MODER13_1 0x08000000U
5140 #define GPIO_MODER_MODER14 0x30000000U
5141 #define GPIO_MODER_MODER14_0 0x10000000U
5142 #define GPIO_MODER_MODER14_1 0x20000000U
5143 #define GPIO_MODER_MODER15 0xC0000000U
5144 #define GPIO_MODER_MODER15_0 0x40000000U
5145 #define GPIO_MODER_MODER15_1 0x80000000U
5146 
5147 /****************** Bits definition for GPIO_OTYPER register ****************/
5148 #define GPIO_OTYPER_OT_0 0x00000001U
5149 #define GPIO_OTYPER_OT_1 0x00000002U
5150 #define GPIO_OTYPER_OT_2 0x00000004U
5151 #define GPIO_OTYPER_OT_3 0x00000008U
5152 #define GPIO_OTYPER_OT_4 0x00000010U
5153 #define GPIO_OTYPER_OT_5 0x00000020U
5154 #define GPIO_OTYPER_OT_6 0x00000040U
5155 #define GPIO_OTYPER_OT_7 0x00000080U
5156 #define GPIO_OTYPER_OT_8 0x00000100U
5157 #define GPIO_OTYPER_OT_9 0x00000200U
5158 #define GPIO_OTYPER_OT_10 0x00000400U
5159 #define GPIO_OTYPER_OT_11 0x00000800U
5160 #define GPIO_OTYPER_OT_12 0x00001000U
5161 #define GPIO_OTYPER_OT_13 0x00002000U
5162 #define GPIO_OTYPER_OT_14 0x00004000U
5163 #define GPIO_OTYPER_OT_15 0x00008000U
5164 
5165 /****************** Bits definition for GPIO_OSPEEDR register ***************/
5166 #define GPIO_OSPEEDER_OSPEEDR0 0x00000003U
5167 #define GPIO_OSPEEDER_OSPEEDR0_0 0x00000001U
5168 #define GPIO_OSPEEDER_OSPEEDR0_1 0x00000002U
5169 #define GPIO_OSPEEDER_OSPEEDR1 0x0000000CU
5170 #define GPIO_OSPEEDER_OSPEEDR1_0 0x00000004U
5171 #define GPIO_OSPEEDER_OSPEEDR1_1 0x00000008U
5172 #define GPIO_OSPEEDER_OSPEEDR2 0x00000030U
5173 #define GPIO_OSPEEDER_OSPEEDR2_0 0x00000010U
5174 #define GPIO_OSPEEDER_OSPEEDR2_1 0x00000020U
5175 #define GPIO_OSPEEDER_OSPEEDR3 0x000000C0U
5176 #define GPIO_OSPEEDER_OSPEEDR3_0 0x00000040U
5177 #define GPIO_OSPEEDER_OSPEEDR3_1 0x00000080U
5178 #define GPIO_OSPEEDER_OSPEEDR4 0x00000300U
5179 #define GPIO_OSPEEDER_OSPEEDR4_0 0x00000100U
5180 #define GPIO_OSPEEDER_OSPEEDR4_1 0x00000200U
5181 #define GPIO_OSPEEDER_OSPEEDR5 0x00000C00U
5182 #define GPIO_OSPEEDER_OSPEEDR5_0 0x00000400U
5183 #define GPIO_OSPEEDER_OSPEEDR5_1 0x00000800U
5184 #define GPIO_OSPEEDER_OSPEEDR6 0x00003000U
5185 #define GPIO_OSPEEDER_OSPEEDR6_0 0x00001000U
5186 #define GPIO_OSPEEDER_OSPEEDR6_1 0x00002000U
5187 #define GPIO_OSPEEDER_OSPEEDR7 0x0000C000U
5188 #define GPIO_OSPEEDER_OSPEEDR7_0 0x00004000U
5189 #define GPIO_OSPEEDER_OSPEEDR7_1 0x00008000U
5190 #define GPIO_OSPEEDER_OSPEEDR8 0x00030000U
5191 #define GPIO_OSPEEDER_OSPEEDR8_0 0x00010000U
5192 #define GPIO_OSPEEDER_OSPEEDR8_1 0x00020000U
5193 #define GPIO_OSPEEDER_OSPEEDR9 0x000C0000U
5194 #define GPIO_OSPEEDER_OSPEEDR9_0 0x00040000U
5195 #define GPIO_OSPEEDER_OSPEEDR9_1 0x00080000U
5196 #define GPIO_OSPEEDER_OSPEEDR10 0x00300000U
5197 #define GPIO_OSPEEDER_OSPEEDR10_0 0x00100000U
5198 #define GPIO_OSPEEDER_OSPEEDR10_1 0x00200000U
5199 #define GPIO_OSPEEDER_OSPEEDR11 0x00C00000U
5200 #define GPIO_OSPEEDER_OSPEEDR11_0 0x00400000U
5201 #define GPIO_OSPEEDER_OSPEEDR11_1 0x00800000U
5202 #define GPIO_OSPEEDER_OSPEEDR12 0x03000000U
5203 #define GPIO_OSPEEDER_OSPEEDR12_0 0x01000000U
5204 #define GPIO_OSPEEDER_OSPEEDR12_1 0x02000000U
5205 #define GPIO_OSPEEDER_OSPEEDR13 0x0C000000U
5206 #define GPIO_OSPEEDER_OSPEEDR13_0 0x04000000U
5207 #define GPIO_OSPEEDER_OSPEEDR13_1 0x08000000U
5208 #define GPIO_OSPEEDER_OSPEEDR14 0x30000000U
5209 #define GPIO_OSPEEDER_OSPEEDR14_0 0x10000000U
5210 #define GPIO_OSPEEDER_OSPEEDR14_1 0x20000000U
5211 #define GPIO_OSPEEDER_OSPEEDR15 0xC0000000U
5212 #define GPIO_OSPEEDER_OSPEEDR15_0 0x40000000U
5213 #define GPIO_OSPEEDER_OSPEEDR15_1 0x80000000U
5214 
5215 /****************** Bits definition for GPIO_PUPDR register *****************/
5216 #define GPIO_PUPDR_PUPDR0 0x00000003U
5217 #define GPIO_PUPDR_PUPDR0_0 0x00000001U
5218 #define GPIO_PUPDR_PUPDR0_1 0x00000002U
5219 #define GPIO_PUPDR_PUPDR1 0x0000000CU
5220 #define GPIO_PUPDR_PUPDR1_0 0x00000004U
5221 #define GPIO_PUPDR_PUPDR1_1 0x00000008U
5222 #define GPIO_PUPDR_PUPDR2 0x00000030U
5223 #define GPIO_PUPDR_PUPDR2_0 0x00000010U
5224 #define GPIO_PUPDR_PUPDR2_1 0x00000020U
5225 #define GPIO_PUPDR_PUPDR3 0x000000C0U
5226 #define GPIO_PUPDR_PUPDR3_0 0x00000040U
5227 #define GPIO_PUPDR_PUPDR3_1 0x00000080U
5228 #define GPIO_PUPDR_PUPDR4 0x00000300U
5229 #define GPIO_PUPDR_PUPDR4_0 0x00000100U
5230 #define GPIO_PUPDR_PUPDR4_1 0x00000200U
5231 #define GPIO_PUPDR_PUPDR5 0x00000C00U
5232 #define GPIO_PUPDR_PUPDR5_0 0x00000400U
5233 #define GPIO_PUPDR_PUPDR5_1 0x00000800U
5234 #define GPIO_PUPDR_PUPDR6 0x00003000U
5235 #define GPIO_PUPDR_PUPDR6_0 0x00001000U
5236 #define GPIO_PUPDR_PUPDR6_1 0x00002000U
5237 #define GPIO_PUPDR_PUPDR7 0x0000C000U
5238 #define GPIO_PUPDR_PUPDR7_0 0x00004000U
5239 #define GPIO_PUPDR_PUPDR7_1 0x00008000U
5240 #define GPIO_PUPDR_PUPDR8 0x00030000U
5241 #define GPIO_PUPDR_PUPDR8_0 0x00010000U
5242 #define GPIO_PUPDR_PUPDR8_1 0x00020000U
5243 #define GPIO_PUPDR_PUPDR9 0x000C0000U
5244 #define GPIO_PUPDR_PUPDR9_0 0x00040000U
5245 #define GPIO_PUPDR_PUPDR9_1 0x00080000U
5246 #define GPIO_PUPDR_PUPDR10 0x00300000U
5247 #define GPIO_PUPDR_PUPDR10_0 0x00100000U
5248 #define GPIO_PUPDR_PUPDR10_1 0x00200000U
5249 #define GPIO_PUPDR_PUPDR11 0x00C00000U
5250 #define GPIO_PUPDR_PUPDR11_0 0x00400000U
5251 #define GPIO_PUPDR_PUPDR11_1 0x00800000U
5252 #define GPIO_PUPDR_PUPDR12 0x03000000U
5253 #define GPIO_PUPDR_PUPDR12_0 0x01000000U
5254 #define GPIO_PUPDR_PUPDR12_1 0x02000000U
5255 #define GPIO_PUPDR_PUPDR13 0x0C000000U
5256 #define GPIO_PUPDR_PUPDR13_0 0x04000000U
5257 #define GPIO_PUPDR_PUPDR13_1 0x08000000U
5258 #define GPIO_PUPDR_PUPDR14 0x30000000U
5259 #define GPIO_PUPDR_PUPDR14_0 0x10000000U
5260 #define GPIO_PUPDR_PUPDR14_1 0x20000000U
5261 #define GPIO_PUPDR_PUPDR15 0xC0000000U
5262 #define GPIO_PUPDR_PUPDR15_0 0x40000000U
5263 #define GPIO_PUPDR_PUPDR15_1 0x80000000U
5264 
5265 /****************** Bits definition for GPIO_IDR register *******************/
5266 #define GPIO_IDR_IDR_0 0x00000001U
5267 #define GPIO_IDR_IDR_1 0x00000002U
5268 #define GPIO_IDR_IDR_2 0x00000004U
5269 #define GPIO_IDR_IDR_3 0x00000008U
5270 #define GPIO_IDR_IDR_4 0x00000010U
5271 #define GPIO_IDR_IDR_5 0x00000020U
5272 #define GPIO_IDR_IDR_6 0x00000040U
5273 #define GPIO_IDR_IDR_7 0x00000080U
5274 #define GPIO_IDR_IDR_8 0x00000100U
5275 #define GPIO_IDR_IDR_9 0x00000200U
5276 #define GPIO_IDR_IDR_10 0x00000400U
5277 #define GPIO_IDR_IDR_11 0x00000800U
5278 #define GPIO_IDR_IDR_12 0x00001000U
5279 #define GPIO_IDR_IDR_13 0x00002000U
5280 #define GPIO_IDR_IDR_14 0x00004000U
5281 #define GPIO_IDR_IDR_15 0x00008000U
5282 
5283 /****************** Bits definition for GPIO_ODR register *******************/
5284 #define GPIO_ODR_ODR_0 0x00000001U
5285 #define GPIO_ODR_ODR_1 0x00000002U
5286 #define GPIO_ODR_ODR_2 0x00000004U
5287 #define GPIO_ODR_ODR_3 0x00000008U
5288 #define GPIO_ODR_ODR_4 0x00000010U
5289 #define GPIO_ODR_ODR_5 0x00000020U
5290 #define GPIO_ODR_ODR_6 0x00000040U
5291 #define GPIO_ODR_ODR_7 0x00000080U
5292 #define GPIO_ODR_ODR_8 0x00000100U
5293 #define GPIO_ODR_ODR_9 0x00000200U
5294 #define GPIO_ODR_ODR_10 0x00000400U
5295 #define GPIO_ODR_ODR_11 0x00000800U
5296 #define GPIO_ODR_ODR_12 0x00001000U
5297 #define GPIO_ODR_ODR_13 0x00002000U
5298 #define GPIO_ODR_ODR_14 0x00004000U
5299 #define GPIO_ODR_ODR_15 0x00008000U
5300 
5301 /****************** Bits definition for GPIO_BSRR register ******************/
5302 #define GPIO_BSRR_BS_0 0x00000001U
5303 #define GPIO_BSRR_BS_1 0x00000002U
5304 #define GPIO_BSRR_BS_2 0x00000004U
5305 #define GPIO_BSRR_BS_3 0x00000008U
5306 #define GPIO_BSRR_BS_4 0x00000010U
5307 #define GPIO_BSRR_BS_5 0x00000020U
5308 #define GPIO_BSRR_BS_6 0x00000040U
5309 #define GPIO_BSRR_BS_7 0x00000080U
5310 #define GPIO_BSRR_BS_8 0x00000100U
5311 #define GPIO_BSRR_BS_9 0x00000200U
5312 #define GPIO_BSRR_BS_10 0x00000400U
5313 #define GPIO_BSRR_BS_11 0x00000800U
5314 #define GPIO_BSRR_BS_12 0x00001000U
5315 #define GPIO_BSRR_BS_13 0x00002000U
5316 #define GPIO_BSRR_BS_14 0x00004000U
5317 #define GPIO_BSRR_BS_15 0x00008000U
5318 #define GPIO_BSRR_BR_0 0x00010000U
5319 #define GPIO_BSRR_BR_1 0x00020000U
5320 #define GPIO_BSRR_BR_2 0x00040000U
5321 #define GPIO_BSRR_BR_3 0x00080000U
5322 #define GPIO_BSRR_BR_4 0x00100000U
5323 #define GPIO_BSRR_BR_5 0x00200000U
5324 #define GPIO_BSRR_BR_6 0x00400000U
5325 #define GPIO_BSRR_BR_7 0x00800000U
5326 #define GPIO_BSRR_BR_8 0x01000000U
5327 #define GPIO_BSRR_BR_9 0x02000000U
5328 #define GPIO_BSRR_BR_10 0x04000000U
5329 #define GPIO_BSRR_BR_11 0x08000000U
5330 #define GPIO_BSRR_BR_12 0x10000000U
5331 #define GPIO_BSRR_BR_13 0x20000000U
5332 #define GPIO_BSRR_BR_14 0x40000000U
5333 #define GPIO_BSRR_BR_15 0x80000000U
5334 
5335 /****************** Bit definition for GPIO_LCKR register *********************/
5336 #define GPIO_LCKR_LCK0 0x00000001U
5337 #define GPIO_LCKR_LCK1 0x00000002U
5338 #define GPIO_LCKR_LCK2 0x00000004U
5339 #define GPIO_LCKR_LCK3 0x00000008U
5340 #define GPIO_LCKR_LCK4 0x00000010U
5341 #define GPIO_LCKR_LCK5 0x00000020U
5342 #define GPIO_LCKR_LCK6 0x00000040U
5343 #define GPIO_LCKR_LCK7 0x00000080U
5344 #define GPIO_LCKR_LCK8 0x00000100U
5345 #define GPIO_LCKR_LCK9 0x00000200U
5346 #define GPIO_LCKR_LCK10 0x00000400U
5347 #define GPIO_LCKR_LCK11 0x00000800U
5348 #define GPIO_LCKR_LCK12 0x00001000U
5349 #define GPIO_LCKR_LCK13 0x00002000U
5350 #define GPIO_LCKR_LCK14 0x00004000U
5351 #define GPIO_LCKR_LCK15 0x00008000U
5352 #define GPIO_LCKR_LCKK 0x00010000U
5353 
5354 /******************************************************************************/
5355 /* */
5356 /* HASH */
5357 /* */
5358 /******************************************************************************/
5359 /****************** Bits definition for HASH_CR register ********************/
5360 #define HASH_CR_INIT 0x00000004U
5361 #define HASH_CR_DMAE 0x00000008U
5362 #define HASH_CR_DATATYPE 0x00000030U
5363 #define HASH_CR_DATATYPE_0 0x00000010U
5364 #define HASH_CR_DATATYPE_1 0x00000020U
5365 #define HASH_CR_MODE 0x00000040U
5366 #define HASH_CR_ALGO 0x00040080U
5367 #define HASH_CR_ALGO_0 0x00000080U
5368 #define HASH_CR_ALGO_1 0x00040000U
5369 #define HASH_CR_NBW 0x00000F00U
5370 #define HASH_CR_NBW_0 0x00000100U
5371 #define HASH_CR_NBW_1 0x00000200U
5372 #define HASH_CR_NBW_2 0x00000400U
5373 #define HASH_CR_NBW_3 0x00000800U
5374 #define HASH_CR_DINNE 0x00001000U
5375 #define HASH_CR_MDMAT 0x00002000U
5376 #define HASH_CR_LKEY 0x00010000U
5377 
5378 /****************** Bits definition for HASH_STR register *******************/
5379 #define HASH_STR_NBLW 0x0000001FU
5380 #define HASH_STR_NBLW_0 0x00000001U
5381 #define HASH_STR_NBLW_1 0x00000002U
5382 #define HASH_STR_NBLW_2 0x00000004U
5383 #define HASH_STR_NBLW_3 0x00000008U
5384 #define HASH_STR_NBLW_4 0x00000010U
5385 #define HASH_STR_DCAL 0x00000100U
5386 
5387 /* legacy defines */
5388 #define HASH_STR_NBW HASH_STR_NBLW
5389 #define HASH_STR_NBW_0 HASH_STR_NBLW_0
5390 #define HASH_STR_NBW_1 HASH_STR_NBLW_1
5391 #define HASH_STR_NBW_2 HASH_STR_NBLW_2
5392 #define HASH_STR_NBW_3 HASH_STR_NBLW_3
5393 #define HASH_STR_NBW_4 HASH_STR_NBLW_4
5394 
5395 /****************** Bits definition for HASH_IMR register *******************/
5396 #define HASH_IMR_DINIE 0x00000001U
5397 #define HASH_IMR_DCIE 0x00000002U
5398 
5399 /* legacy defines */
5400 #define HASH_IMR_DINIM HASH_IMR_DINIE
5401 #define HASH_IMR_DCIM HASH_IMR_DCIE
5402 /****************** Bits definition for HASH_SR register ********************/
5403 #define HASH_SR_DINIS 0x00000001U
5404 #define HASH_SR_DCIS 0x00000002U
5405 #define HASH_SR_DMAS 0x00000004U
5406 #define HASH_SR_BUSY 0x00000008U
5407 
5408 /******************************************************************************/
5409 /* */
5410 /* Inter-integrated Circuit Interface (I2C) */
5411 /* */
5412 /******************************************************************************/
5413 /******************* Bit definition for I2C_CR1 register *******************/
5414 #define I2C_CR1_PE 0x00000001U
5415 #define I2C_CR1_TXIE 0x00000002U
5416 #define I2C_CR1_RXIE 0x00000004U
5417 #define I2C_CR1_ADDRIE 0x00000008U
5418 #define I2C_CR1_NACKIE 0x00000010U
5419 #define I2C_CR1_STOPIE 0x00000020U
5420 #define I2C_CR1_TCIE 0x00000040U
5421 #define I2C_CR1_ERRIE 0x00000080U
5422 #define I2C_CR1_DNF 0x00000F00U
5423 #define I2C_CR1_ANFOFF 0x00001000U
5424 #define I2C_CR1_TXDMAEN 0x00004000U
5425 #define I2C_CR1_RXDMAEN 0x00008000U
5426 #define I2C_CR1_SBC 0x00010000U
5427 #define I2C_CR1_NOSTRETCH 0x00020000U
5428 #define I2C_CR1_GCEN 0x00080000U
5429 #define I2C_CR1_SMBHEN 0x00100000U
5430 #define I2C_CR1_SMBDEN 0x00200000U
5431 #define I2C_CR1_ALERTEN 0x00400000U
5432 #define I2C_CR1_PECEN 0x00800000U
5435 /****************** Bit definition for I2C_CR2 register ********************/
5436 #define I2C_CR2_SADD 0x000003FFU
5437 #define I2C_CR2_RD_WRN 0x00000400U
5438 #define I2C_CR2_ADD10 0x00000800U
5439 #define I2C_CR2_HEAD10R 0x00001000U
5440 #define I2C_CR2_START 0x00002000U
5441 #define I2C_CR2_STOP 0x00004000U
5442 #define I2C_CR2_NACK 0x00008000U
5443 #define I2C_CR2_NBYTES 0x00FF0000U
5444 #define I2C_CR2_RELOAD 0x01000000U
5445 #define I2C_CR2_AUTOEND 0x02000000U
5446 #define I2C_CR2_PECBYTE 0x04000000U
5448 /******************* Bit definition for I2C_OAR1 register ******************/
5449 #define I2C_OAR1_OA1 0x000003FFU
5450 #define I2C_OAR1_OA1MODE 0x00000400U
5451 #define I2C_OAR1_OA1EN 0x00008000U
5453 /******************* Bit definition for I2C_OAR2 register ******************/
5454 #define I2C_OAR2_OA2 0x000000FEU
5455 #define I2C_OAR2_OA2MSK 0x00000700U
5456 #define I2C_OAR2_OA2NOMASK 0x00000000U
5457 #define I2C_OAR2_OA2MASK01 0x00000100U
5458 #define I2C_OAR2_OA2MASK02 0x00000200U
5459 #define I2C_OAR2_OA2MASK03 0x00000300U
5460 #define I2C_OAR2_OA2MASK04 0x00000400U
5461 #define I2C_OAR2_OA2MASK05 0x00000500U
5462 #define I2C_OAR2_OA2MASK06 0x00000600U
5463 #define I2C_OAR2_OA2MASK07 0x00000700U
5464 #define I2C_OAR2_OA2EN 0x00008000U
5466 /******************* Bit definition for I2C_TIMINGR register *******************/
5467 #define I2C_TIMINGR_SCLL 0x000000FFU
5468 #define I2C_TIMINGR_SCLH 0x0000FF00U
5469 #define I2C_TIMINGR_SDADEL 0x000F0000U
5470 #define I2C_TIMINGR_SCLDEL 0x00F00000U
5471 #define I2C_TIMINGR_PRESC 0xF0000000U
5473 /******************* Bit definition for I2C_TIMEOUTR register *******************/
5474 #define I2C_TIMEOUTR_TIMEOUTA 0x00000FFFU
5475 #define I2C_TIMEOUTR_TIDLE 0x00001000U
5476 #define I2C_TIMEOUTR_TIMOUTEN 0x00008000U
5477 #define I2C_TIMEOUTR_TIMEOUTB 0x0FFF0000U
5478 #define I2C_TIMEOUTR_TEXTEN 0x80000000U
5480 /****************** Bit definition for I2C_ISR register *********************/
5481 #define I2C_ISR_TXE 0x00000001U
5482 #define I2C_ISR_TXIS 0x00000002U
5483 #define I2C_ISR_RXNE 0x00000004U
5484 #define I2C_ISR_ADDR 0x00000008U
5485 #define I2C_ISR_NACKF 0x00000010U
5486 #define I2C_ISR_STOPF 0x00000020U
5487 #define I2C_ISR_TC 0x00000040U
5488 #define I2C_ISR_TCR 0x00000080U
5489 #define I2C_ISR_BERR 0x00000100U
5490 #define I2C_ISR_ARLO 0x00000200U
5491 #define I2C_ISR_OVR 0x00000400U
5492 #define I2C_ISR_PECERR 0x00000800U
5493 #define I2C_ISR_TIMEOUT 0x00001000U
5494 #define I2C_ISR_ALERT 0x00002000U
5495 #define I2C_ISR_BUSY 0x00008000U
5496 #define I2C_ISR_DIR 0x00010000U
5497 #define I2C_ISR_ADDCODE 0x00FE0000U
5499 /****************** Bit definition for I2C_ICR register *********************/
5500 #define I2C_ICR_ADDRCF 0x00000008U
5501 #define I2C_ICR_NACKCF 0x00000010U
5502 #define I2C_ICR_STOPCF 0x00000020U
5503 #define I2C_ICR_BERRCF 0x00000100U
5504 #define I2C_ICR_ARLOCF 0x00000200U
5505 #define I2C_ICR_OVRCF 0x00000400U
5506 #define I2C_ICR_PECCF 0x00000800U
5507 #define I2C_ICR_TIMOUTCF 0x00001000U
5508 #define I2C_ICR_ALERTCF 0x00002000U
5510 /****************** Bit definition for I2C_PECR register *********************/
5511 #define I2C_PECR_PEC 0x000000FFU
5513 /****************** Bit definition for I2C_RXDR register *********************/
5514 #define I2C_RXDR_RXDATA 0x000000FFU
5516 /****************** Bit definition for I2C_TXDR register *********************/
5517 #define I2C_TXDR_TXDATA 0x000000FFU
5520 /******************************************************************************/
5521 /* */
5522 /* Independent WATCHDOG */
5523 /* */
5524 /******************************************************************************/
5525 /******************* Bit definition for IWDG_KR register ********************/
5526 #define IWDG_KR_KEY 0xFFFFU
5528 /******************* Bit definition for IWDG_PR register ********************/
5529 #define IWDG_PR_PR 0x07U
5530 #define IWDG_PR_PR_0 0x01U
5531 #define IWDG_PR_PR_1 0x02U
5532 #define IWDG_PR_PR_2 0x04U
5534 /******************* Bit definition for IWDG_RLR register *******************/
5535 #define IWDG_RLR_RL 0x0FFFU
5537 /******************* Bit definition for IWDG_SR register ********************/
5538 #define IWDG_SR_PVU 0x01U
5539 #define IWDG_SR_RVU 0x02U
5540 #define IWDG_SR_WVU 0x04U
5542 /******************* Bit definition for IWDG_KR register ********************/
5543 #define IWDG_WINR_WIN 0x0FFFU
5545 /******************************************************************************/
5546 /* */
5547 /* LCD-TFT Display Controller (LTDC) */
5548 /* */
5549 /******************************************************************************/
5550 
5551 /******************** Bit definition for LTDC_SSCR register *****************/
5552 
5553 #define LTDC_SSCR_VSH 0x000007FFU
5554 #define LTDC_SSCR_HSW 0x0FFF0000U
5556 /******************** Bit definition for LTDC_BPCR register *****************/
5557 
5558 #define LTDC_BPCR_AVBP 0x000007FFU
5559 #define LTDC_BPCR_AHBP 0x0FFF0000U
5561 /******************** Bit definition for LTDC_AWCR register *****************/
5562 
5563 #define LTDC_AWCR_AAH 0x000007FFU
5564 #define LTDC_AWCR_AAW 0x0FFF0000U
5566 /******************** Bit definition for LTDC_TWCR register *****************/
5567 
5568 #define LTDC_TWCR_TOTALH 0x000007FFU
5569 #define LTDC_TWCR_TOTALW 0x0FFF0000U
5571 /******************** Bit definition for LTDC_GCR register ******************/
5572 
5573 #define LTDC_GCR_LTDCEN 0x00000001U
5574 #define LTDC_GCR_DBW 0x00000070U
5575 #define LTDC_GCR_DGW 0x00000700U
5576 #define LTDC_GCR_DRW 0x00007000U
5577 #define LTDC_GCR_DEN 0x00010000U
5578 #define LTDC_GCR_PCPOL 0x10000000U
5579 #define LTDC_GCR_DEPOL 0x20000000U
5580 #define LTDC_GCR_VSPOL 0x40000000U
5581 #define LTDC_GCR_HSPOL 0x80000000U
5584 /******************** Bit definition for LTDC_SRCR register *****************/
5585 
5586 #define LTDC_SRCR_IMR 0x00000001U
5587 #define LTDC_SRCR_VBR 0x00000002U
5589 /******************** Bit definition for LTDC_BCCR register *****************/
5590 
5591 #define LTDC_BCCR_BCBLUE 0x000000FFU
5592 #define LTDC_BCCR_BCGREEN 0x0000FF00U
5593 #define LTDC_BCCR_BCRED 0x00FF0000U
5595 /******************** Bit definition for LTDC_IER register ******************/
5596 
5597 #define LTDC_IER_LIE 0x00000001U
5598 #define LTDC_IER_FUIE 0x00000002U
5599 #define LTDC_IER_TERRIE 0x00000004U
5600 #define LTDC_IER_RRIE 0x00000008U
5602 /******************** Bit definition for LTDC_ISR register ******************/
5603 
5604 #define LTDC_ISR_LIF 0x00000001U
5605 #define LTDC_ISR_FUIF 0x00000002U
5606 #define LTDC_ISR_TERRIF 0x00000004U
5607 #define LTDC_ISR_RRIF 0x00000008U
5609 /******************** Bit definition for LTDC_ICR register ******************/
5610 
5611 #define LTDC_ICR_CLIF 0x00000001U
5612 #define LTDC_ICR_CFUIF 0x00000002U
5613 #define LTDC_ICR_CTERRIF 0x00000004U
5614 #define LTDC_ICR_CRRIF 0x00000008U
5616 /******************** Bit definition for LTDC_LIPCR register ****************/
5617 
5618 #define LTDC_LIPCR_LIPOS 0x000007FFU
5620 /******************** Bit definition for LTDC_CPSR register *****************/
5621 
5622 #define LTDC_CPSR_CYPOS 0x0000FFFFU
5623 #define LTDC_CPSR_CXPOS 0xFFFF0000U
5625 /******************** Bit definition for LTDC_CDSR register *****************/
5626 
5627 #define LTDC_CDSR_VDES 0x00000001U
5628 #define LTDC_CDSR_HDES 0x00000002U
5629 #define LTDC_CDSR_VSYNCS 0x00000004U
5630 #define LTDC_CDSR_HSYNCS 0x00000008U
5632 /******************** Bit definition for LTDC_LxCR register *****************/
5633 
5634 #define LTDC_LxCR_LEN 0x00000001U
5635 #define LTDC_LxCR_COLKEN 0x00000002U
5636 #define LTDC_LxCR_CLUTEN 0x00000010U
5638 /******************** Bit definition for LTDC_LxWHPCR register **************/
5639 
5640 #define LTDC_LxWHPCR_WHSTPOS 0x00000FFFU
5641 #define LTDC_LxWHPCR_WHSPPOS 0xFFFF0000U
5643 /******************** Bit definition for LTDC_LxWVPCR register **************/
5644 
5645 #define LTDC_LxWVPCR_WVSTPOS 0x00000FFFU
5646 #define LTDC_LxWVPCR_WVSPPOS 0xFFFF0000U
5648 /******************** Bit definition for LTDC_LxCKCR register ***************/
5649 
5650 #define LTDC_LxCKCR_CKBLUE 0x000000FFU
5651 #define LTDC_LxCKCR_CKGREEN 0x0000FF00U
5652 #define LTDC_LxCKCR_CKRED 0x00FF0000U
5654 /******************** Bit definition for LTDC_LxPFCR register ***************/
5655 
5656 #define LTDC_LxPFCR_PF 0x00000007U
5658 /******************** Bit definition for LTDC_LxCACR register ***************/
5659 
5660 #define LTDC_LxCACR_CONSTA 0x000000FFU
5662 /******************** Bit definition for LTDC_LxDCCR register ***************/
5663 
5664 #define LTDC_LxDCCR_DCBLUE 0x000000FFU
5665 #define LTDC_LxDCCR_DCGREEN 0x0000FF00U
5666 #define LTDC_LxDCCR_DCRED 0x00FF0000U
5667 #define LTDC_LxDCCR_DCALPHA 0xFF000000U
5669 /******************** Bit definition for LTDC_LxBFCR register ***************/
5670 
5671 #define LTDC_LxBFCR_BF2 0x00000007U
5672 #define LTDC_LxBFCR_BF1 0x00000700U
5674 /******************** Bit definition for LTDC_LxCFBAR register **************/
5675 
5676 #define LTDC_LxCFBAR_CFBADD 0xFFFFFFFFU
5678 /******************** Bit definition for LTDC_LxCFBLR register **************/
5679 
5680 #define LTDC_LxCFBLR_CFBLL 0x00001FFFU
5681 #define LTDC_LxCFBLR_CFBP 0x1FFF0000U
5683 /******************** Bit definition for LTDC_LxCFBLNR register *************/
5684 
5685 #define LTDC_LxCFBLNR_CFBLNBR 0x000007FFU
5687 /******************** Bit definition for LTDC_LxCLUTWR register *************/
5688 
5689 #define LTDC_LxCLUTWR_BLUE 0x000000FFU
5690 #define LTDC_LxCLUTWR_GREEN 0x0000FF00U
5691 #define LTDC_LxCLUTWR_RED 0x00FF0000U
5692 #define LTDC_LxCLUTWR_CLUTADD 0xFF000000U
5694 /******************************************************************************/
5695 /* */
5696 /* Power Control */
5697 /* */
5698 /******************************************************************************/
5699 /******************** Bit definition for PWR_CR1 register ********************/
5700 #define PWR_CR1_LPDS 0x00000001U
5701 #define PWR_CR1_PDDS 0x00000002U
5702 #define PWR_CR1_CSBF 0x00000008U
5703 #define PWR_CR1_PVDE 0x00000010U
5704 #define PWR_CR1_PLS 0x000000E0U
5705 #define PWR_CR1_PLS_0 0x00000020U
5706 #define PWR_CR1_PLS_1 0x00000040U
5707 #define PWR_CR1_PLS_2 0x00000080U
5710 #define PWR_CR1_PLS_LEV0 0x00000000U
5711 #define PWR_CR1_PLS_LEV1 0x00000020U
5712 #define PWR_CR1_PLS_LEV2 0x00000040U
5713 #define PWR_CR1_PLS_LEV3 0x00000060U
5714 #define PWR_CR1_PLS_LEV4 0x00000080U
5715 #define PWR_CR1_PLS_LEV5 0x000000A0U
5716 #define PWR_CR1_PLS_LEV6 0x000000C0U
5717 #define PWR_CR1_PLS_LEV7 0x000000E0U
5718 #define PWR_CR1_DBP 0x00000100U
5719 #define PWR_CR1_FPDS 0x00000200U
5720 #define PWR_CR1_LPUDS 0x00000400U
5721 #define PWR_CR1_MRUDS 0x00000800U
5722 #define PWR_CR1_ADCDC1 0x00002000U
5723 #define PWR_CR1_VOS 0x0000C000U
5724 #define PWR_CR1_VOS_0 0x00004000U
5725 #define PWR_CR1_VOS_1 0x00008000U
5726 #define PWR_CR1_ODEN 0x00010000U
5727 #define PWR_CR1_ODSWEN 0x00020000U
5728 #define PWR_CR1_UDEN 0x000C0000U
5729 #define PWR_CR1_UDEN_0 0x00040000U
5730 #define PWR_CR1_UDEN_1 0x00080000U
5732 /******************* Bit definition for PWR_CSR1 register ********************/
5733 #define PWR_CSR1_WUIF 0x00000001U
5734 #define PWR_CSR1_SBF 0x00000002U
5735 #define PWR_CSR1_PVDO 0x00000004U
5736 #define PWR_CSR1_BRR 0x00000008U
5737 #define PWR_CSR1_EIWUP 0x00000100U
5738 #define PWR_CSR1_BRE 0x00000200U
5739 #define PWR_CSR1_VOSRDY 0x00004000U
5740 #define PWR_CSR1_ODRDY 0x00010000U
5741 #define PWR_CSR1_ODSWRDY 0x00020000U
5742 #define PWR_CSR1_UDRDY 0x000C0000U
5745 /******************** Bit definition for PWR_CR2 register ********************/
5746 #define PWR_CR2_CWUPF1 0x00000001U
5747 #define PWR_CR2_CWUPF2 0x00000002U
5748 #define PWR_CR2_CWUPF3 0x00000004U
5749 #define PWR_CR2_CWUPF4 0x00000008U
5750 #define PWR_CR2_CWUPF5 0x00000010U
5751 #define PWR_CR2_CWUPF6 0x00000020U
5752 #define PWR_CR2_WUPP1 0x00000100U
5753 #define PWR_CR2_WUPP2 0x00000200U
5754 #define PWR_CR2_WUPP3 0x00000400U
5755 #define PWR_CR2_WUPP4 0x00000800U
5756 #define PWR_CR2_WUPP5 0x00001000U
5757 #define PWR_CR2_WUPP6 0x00002000U
5759 /******************* Bit definition for PWR_CSR2 register ********************/
5760 #define PWR_CSR2_WUPF1 0x00000001U
5761 #define PWR_CSR2_WUPF2 0x00000002U
5762 #define PWR_CSR2_WUPF3 0x00000004U
5763 #define PWR_CSR2_WUPF4 0x00000008U
5764 #define PWR_CSR2_WUPF5 0x00000010U
5765 #define PWR_CSR2_WUPF6 0x00000020U
5766 #define PWR_CSR2_EWUP1 0x00000100U
5767 #define PWR_CSR2_EWUP2 0x00000200U
5768 #define PWR_CSR2_EWUP3 0x00000400U
5769 #define PWR_CSR2_EWUP4 0x00000800U
5770 #define PWR_CSR2_EWUP5 0x00001000U
5771 #define PWR_CSR2_EWUP6 0x00002000U
5773 /******************************************************************************/
5774 /* */
5775 /* QUADSPI */
5776 /* */
5777 /******************************************************************************/
5778 /***************** Bit definition for QUADSPI_CR register *******************/
5779 #define QUADSPI_CR_EN 0x00000001U
5780 #define QUADSPI_CR_ABORT 0x00000002U
5781 #define QUADSPI_CR_DMAEN 0x00000004U
5782 #define QUADSPI_CR_TCEN 0x00000008U
5783 #define QUADSPI_CR_SSHIFT 0x00000010U
5784 #define QUADSPI_CR_DFM 0x00000040U
5785 #define QUADSPI_CR_FSEL 0x00000080U
5786 #define QUADSPI_CR_FTHRES 0x00001F00U
5787 #define QUADSPI_CR_FTHRES_0 0x00000100U
5788 #define QUADSPI_CR_FTHRES_1 0x00000200U
5789 #define QUADSPI_CR_FTHRES_2 0x00000400U
5790 #define QUADSPI_CR_FTHRES_3 0x00000800U
5791 #define QUADSPI_CR_FTHRES_4 0x00001000U
5792 #define QUADSPI_CR_TEIE 0x00010000U
5793 #define QUADSPI_CR_TCIE 0x00020000U
5794 #define QUADSPI_CR_FTIE 0x00040000U
5795 #define QUADSPI_CR_SMIE 0x00080000U
5796 #define QUADSPI_CR_TOIE 0x00100000U
5797 #define QUADSPI_CR_APMS 0x00400000U
5798 #define QUADSPI_CR_PMM 0x00800000U
5799 #define QUADSPI_CR_PRESCALER 0xFF000000U
5800 #define QUADSPI_CR_PRESCALER_0 0x01000000U
5801 #define QUADSPI_CR_PRESCALER_1 0x02000000U
5802 #define QUADSPI_CR_PRESCALER_2 0x04000000U
5803 #define QUADSPI_CR_PRESCALER_3 0x08000000U
5804 #define QUADSPI_CR_PRESCALER_4 0x10000000U
5805 #define QUADSPI_CR_PRESCALER_5 0x20000000U
5806 #define QUADSPI_CR_PRESCALER_6 0x40000000U
5807 #define QUADSPI_CR_PRESCALER_7 0x80000000U
5809 /***************** Bit definition for QUADSPI_DCR register ******************/
5810 #define QUADSPI_DCR_CKMODE 0x00000001U
5811 #define QUADSPI_DCR_CSHT 0x00000700U
5812 #define QUADSPI_DCR_CSHT_0 0x00000100U
5813 #define QUADSPI_DCR_CSHT_1 0x00000200U
5814 #define QUADSPI_DCR_CSHT_2 0x00000400U
5815 #define QUADSPI_DCR_FSIZE 0x001F0000U
5816 #define QUADSPI_DCR_FSIZE_0 0x00010000U
5817 #define QUADSPI_DCR_FSIZE_1 0x00020000U
5818 #define QUADSPI_DCR_FSIZE_2 0x00040000U
5819 #define QUADSPI_DCR_FSIZE_3 0x00080000U
5820 #define QUADSPI_DCR_FSIZE_4 0x00100000U
5822 /****************** Bit definition for QUADSPI_SR register *******************/
5823 #define QUADSPI_SR_TEF 0x00000001U
5824 #define QUADSPI_SR_TCF 0x00000002U
5825 #define QUADSPI_SR_FTF 0x00000004U
5826 #define QUADSPI_SR_SMF 0x00000008U
5827 #define QUADSPI_SR_TOF 0x00000010U
5828 #define QUADSPI_SR_BUSY 0x00000020U
5829 #define QUADSPI_SR_FLEVEL 0x00001F00U
5830 #define QUADSPI_SR_FLEVEL_0 0x00000100U
5831 #define QUADSPI_SR_FLEVEL_1 0x00000200U
5832 #define QUADSPI_SR_FLEVEL_2 0x00000400U
5833 #define QUADSPI_SR_FLEVEL_3 0x00000800U
5834 #define QUADSPI_SR_FLEVEL_4 0x00001000U
5836 /****************** Bit definition for QUADSPI_FCR register ******************/
5837 #define QUADSPI_FCR_CTEF 0x00000001U
5838 #define QUADSPI_FCR_CTCF 0x00000002U
5839 #define QUADSPI_FCR_CSMF 0x00000008U
5840 #define QUADSPI_FCR_CTOF 0x00000010U
5842 /****************** Bit definition for QUADSPI_DLR register ******************/
5843 #define QUADSPI_DLR_DL 0xFFFFFFFFU
5845 /****************** Bit definition for QUADSPI_CCR register ******************/
5846 #define QUADSPI_CCR_INSTRUCTION 0x000000FFU
5847 #define QUADSPI_CCR_INSTRUCTION_0 0x00000001U
5848 #define QUADSPI_CCR_INSTRUCTION_1 0x00000002U
5849 #define QUADSPI_CCR_INSTRUCTION_2 0x00000004U
5850 #define QUADSPI_CCR_INSTRUCTION_3 0x00000008U
5851 #define QUADSPI_CCR_INSTRUCTION_4 0x00000010U
5852 #define QUADSPI_CCR_INSTRUCTION_5 0x00000020U
5853 #define QUADSPI_CCR_INSTRUCTION_6 0x00000040U
5854 #define QUADSPI_CCR_INSTRUCTION_7 0x00000080U
5855 #define QUADSPI_CCR_IMODE 0x00000300U
5856 #define QUADSPI_CCR_IMODE_0 0x00000100U
5857 #define QUADSPI_CCR_IMODE_1 0x00000200U
5858 #define QUADSPI_CCR_ADMODE 0x00000C00U
5859 #define QUADSPI_CCR_ADMODE_0 0x00000400U
5860 #define QUADSPI_CCR_ADMODE_1 0x00000800U
5861 #define QUADSPI_CCR_ADSIZE 0x00003000U
5862 #define QUADSPI_CCR_ADSIZE_0 0x00001000U
5863 #define QUADSPI_CCR_ADSIZE_1 0x00002000U
5864 #define QUADSPI_CCR_ABMODE 0x0000C000U
5865 #define QUADSPI_CCR_ABMODE_0 0x00004000U
5866 #define QUADSPI_CCR_ABMODE_1 0x00008000U
5867 #define QUADSPI_CCR_ABSIZE 0x00030000U
5868 #define QUADSPI_CCR_ABSIZE_0 0x00010000U
5869 #define QUADSPI_CCR_ABSIZE_1 0x00020000U
5870 #define QUADSPI_CCR_DCYC 0x007C0000U
5871 #define QUADSPI_CCR_DCYC_0 0x00040000U
5872 #define QUADSPI_CCR_DCYC_1 0x00080000U
5873 #define QUADSPI_CCR_DCYC_2 0x00100000U
5874 #define QUADSPI_CCR_DCYC_3 0x00200000U
5875 #define QUADSPI_CCR_DCYC_4 0x00400000U
5876 #define QUADSPI_CCR_DMODE 0x03000000U
5877 #define QUADSPI_CCR_DMODE_0 0x01000000U
5878 #define QUADSPI_CCR_DMODE_1 0x02000000U
5879 #define QUADSPI_CCR_FMODE 0x0C000000U
5880 #define QUADSPI_CCR_FMODE_0 0x04000000U
5881 #define QUADSPI_CCR_FMODE_1 0x08000000U
5882 #define QUADSPI_CCR_SIOO 0x10000000U
5883 #define QUADSPI_CCR_DHHC 0x40000000U
5884 #define QUADSPI_CCR_DDRM 0x80000000U
5885 /****************** Bit definition for QUADSPI_AR register *******************/
5886 #define QUADSPI_AR_ADDRESS 0xFFFFFFFFU
5888 /****************** Bit definition for QUADSPI_ABR register ******************/
5889 #define QUADSPI_ABR_ALTERNATE 0xFFFFFFFFU
5891 /****************** Bit definition for QUADSPI_DR register *******************/
5892 #define QUADSPI_DR_DATA 0xFFFFFFFFU
5894 /****************** Bit definition for QUADSPI_PSMKR register ****************/
5895 #define QUADSPI_PSMKR_MASK 0xFFFFFFFFU
5897 /****************** Bit definition for QUADSPI_PSMAR register ****************/
5898 #define QUADSPI_PSMAR_MATCH 0xFFFFFFFFU
5900 /****************** Bit definition for QUADSPI_PIR register *****************/
5901 #define QUADSPI_PIR_INTERVAL 0x0000FFFFU
5903 /****************** Bit definition for QUADSPI_LPTR register *****************/
5904 #define QUADSPI_LPTR_TIMEOUT 0x0000FFFFU
5906 /******************************************************************************/
5907 /* */
5908 /* Reset and Clock Control */
5909 /* */
5910 /******************************************************************************/
5911 /******************** Bit definition for RCC_CR register ********************/
5912 #define RCC_CR_HSION 0x00000001U
5913 #define RCC_CR_HSIRDY 0x00000002U
5914 #define RCC_CR_HSITRIM 0x000000F8U
5915 #define RCC_CR_HSITRIM_0 0x00000008U
5916 #define RCC_CR_HSITRIM_1 0x00000010U
5917 #define RCC_CR_HSITRIM_2 0x00000020U
5918 #define RCC_CR_HSITRIM_3 0x00000040U
5919 #define RCC_CR_HSITRIM_4 0x00000080U
5920 #define RCC_CR_HSICAL 0x0000FF00U
5921 #define RCC_CR_HSICAL_0 0x00000100U
5922 #define RCC_CR_HSICAL_1 0x00000200U
5923 #define RCC_CR_HSICAL_2 0x00000400U
5924 #define RCC_CR_HSICAL_3 0x00000800U
5925 #define RCC_CR_HSICAL_4 0x00001000U
5926 #define RCC_CR_HSICAL_5 0x00002000U
5927 #define RCC_CR_HSICAL_6 0x00004000U
5928 #define RCC_CR_HSICAL_7 0x00008000U
5929 #define RCC_CR_HSEON 0x00010000U
5930 #define RCC_CR_HSERDY 0x00020000U
5931 #define RCC_CR_HSEBYP 0x00040000U
5932 #define RCC_CR_CSSON 0x00080000U
5933 #define RCC_CR_PLLON 0x01000000U
5934 #define RCC_CR_PLLRDY 0x02000000U
5935 #define RCC_CR_PLLI2SON 0x04000000U
5936 #define RCC_CR_PLLI2SRDY 0x08000000U
5937 #define RCC_CR_PLLSAION 0x10000000U
5938 #define RCC_CR_PLLSAIRDY 0x20000000U
5939 
5940 /******************** Bit definition for RCC_PLLCFGR register ***************/
5941 #define RCC_PLLCFGR_PLLM 0x0000003FU
5942 #define RCC_PLLCFGR_PLLM_0 0x00000001U
5943 #define RCC_PLLCFGR_PLLM_1 0x00000002U
5944 #define RCC_PLLCFGR_PLLM_2 0x00000004U
5945 #define RCC_PLLCFGR_PLLM_3 0x00000008U
5946 #define RCC_PLLCFGR_PLLM_4 0x00000010U
5947 #define RCC_PLLCFGR_PLLM_5 0x00000020U
5948 #define RCC_PLLCFGR_PLLN 0x00007FC0U
5949 #define RCC_PLLCFGR_PLLN_0 0x00000040U
5950 #define RCC_PLLCFGR_PLLN_1 0x00000080U
5951 #define RCC_PLLCFGR_PLLN_2 0x00000100U
5952 #define RCC_PLLCFGR_PLLN_3 0x00000200U
5953 #define RCC_PLLCFGR_PLLN_4 0x00000400U
5954 #define RCC_PLLCFGR_PLLN_5 0x00000800U
5955 #define RCC_PLLCFGR_PLLN_6 0x00001000U
5956 #define RCC_PLLCFGR_PLLN_7 0x00002000U
5957 #define RCC_PLLCFGR_PLLN_8 0x00004000U
5958 #define RCC_PLLCFGR_PLLP 0x00030000U
5959 #define RCC_PLLCFGR_PLLP_0 0x00010000U
5960 #define RCC_PLLCFGR_PLLP_1 0x00020000U
5961 #define RCC_PLLCFGR_PLLSRC 0x00400000U
5962 #define RCC_PLLCFGR_PLLSRC_HSE 0x00400000U
5963 #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U
5964 #define RCC_PLLCFGR_PLLQ 0x0F000000U
5965 #define RCC_PLLCFGR_PLLQ_0 0x01000000U
5966 #define RCC_PLLCFGR_PLLQ_1 0x02000000U
5967 #define RCC_PLLCFGR_PLLQ_2 0x04000000U
5968 #define RCC_PLLCFGR_PLLQ_3 0x08000000U
5969 
5970 #define RCC_PLLCFGR_PLLR 0x70000000U
5971 #define RCC_PLLCFGR_PLLR_0 0x10000000U
5972 #define RCC_PLLCFGR_PLLR_1 0x20000000U
5973 #define RCC_PLLCFGR_PLLR_2 0x40000000U
5974 
5975 /******************** Bit definition for RCC_CFGR register ******************/
5977 #define RCC_CFGR_SW 0x00000003U
5978 #define RCC_CFGR_SW_0 0x00000001U
5979 #define RCC_CFGR_SW_1 0x00000002U
5980 #define RCC_CFGR_SW_HSI 0x00000000U
5981 #define RCC_CFGR_SW_HSE 0x00000001U
5982 #define RCC_CFGR_SW_PLL 0x00000002U
5985 #define RCC_CFGR_SWS 0x0000000CU
5986 #define RCC_CFGR_SWS_0 0x00000004U
5987 #define RCC_CFGR_SWS_1 0x00000008U
5988 #define RCC_CFGR_SWS_HSI 0x00000000U
5989 #define RCC_CFGR_SWS_HSE 0x00000004U
5990 #define RCC_CFGR_SWS_PLL 0x00000008U
5993 #define RCC_CFGR_HPRE 0x000000F0U
5994 #define RCC_CFGR_HPRE_0 0x00000010U
5995 #define RCC_CFGR_HPRE_1 0x00000020U
5996 #define RCC_CFGR_HPRE_2 0x00000040U
5997 #define RCC_CFGR_HPRE_3 0x00000080U
5999 #define RCC_CFGR_HPRE_DIV1 0x00000000U
6000 #define RCC_CFGR_HPRE_DIV2 0x00000080U
6001 #define RCC_CFGR_HPRE_DIV4 0x00000090U
6002 #define RCC_CFGR_HPRE_DIV8 0x000000A0U
6003 #define RCC_CFGR_HPRE_DIV16 0x000000B0U
6004 #define RCC_CFGR_HPRE_DIV64 0x000000C0U
6005 #define RCC_CFGR_HPRE_DIV128 0x000000D0U
6006 #define RCC_CFGR_HPRE_DIV256 0x000000E0U
6007 #define RCC_CFGR_HPRE_DIV512 0x000000F0U
6010 #define RCC_CFGR_PPRE1 0x00001C00U
6011 #define RCC_CFGR_PPRE1_0 0x00000400U
6012 #define RCC_CFGR_PPRE1_1 0x00000800U
6013 #define RCC_CFGR_PPRE1_2 0x00001000U
6015 #define RCC_CFGR_PPRE1_DIV1 0x00000000U
6016 #define RCC_CFGR_PPRE1_DIV2 0x00001000U
6017 #define RCC_CFGR_PPRE1_DIV4 0x00001400U
6018 #define RCC_CFGR_PPRE1_DIV8 0x00001800U
6019 #define RCC_CFGR_PPRE1_DIV16 0x00001C00U
6022 #define RCC_CFGR_PPRE2 0x0000E000U
6023 #define RCC_CFGR_PPRE2_0 0x00002000U
6024 #define RCC_CFGR_PPRE2_1 0x00004000U
6025 #define RCC_CFGR_PPRE2_2 0x00008000U
6027 #define RCC_CFGR_PPRE2_DIV1 0x00000000U
6028 #define RCC_CFGR_PPRE2_DIV2 0x00008000U
6029 #define RCC_CFGR_PPRE2_DIV4 0x0000A000U
6030 #define RCC_CFGR_PPRE2_DIV8 0x0000C000U
6031 #define RCC_CFGR_PPRE2_DIV16 0x0000E000U
6034 #define RCC_CFGR_RTCPRE 0x001F0000U
6035 #define RCC_CFGR_RTCPRE_0 0x00010000U
6036 #define RCC_CFGR_RTCPRE_1 0x00020000U
6037 #define RCC_CFGR_RTCPRE_2 0x00040000U
6038 #define RCC_CFGR_RTCPRE_3 0x00080000U
6039 #define RCC_CFGR_RTCPRE_4 0x00100000U
6040 
6042 #define RCC_CFGR_MCO1 0x00600000U
6043 #define RCC_CFGR_MCO1_0 0x00200000U
6044 #define RCC_CFGR_MCO1_1 0x00400000U
6045 
6046 #define RCC_CFGR_I2SSRC 0x00800000U
6047 
6048 #define RCC_CFGR_MCO1PRE 0x07000000U
6049 #define RCC_CFGR_MCO1PRE_0 0x01000000U
6050 #define RCC_CFGR_MCO1PRE_1 0x02000000U
6051 #define RCC_CFGR_MCO1PRE_2 0x04000000U
6052 
6053 #define RCC_CFGR_MCO2PRE 0x38000000U
6054 #define RCC_CFGR_MCO2PRE_0 0x08000000U
6055 #define RCC_CFGR_MCO2PRE_1 0x10000000U
6056 #define RCC_CFGR_MCO2PRE_2 0x20000000U
6057 
6058 #define RCC_CFGR_MCO2 0xC0000000U
6059 #define RCC_CFGR_MCO2_0 0x40000000U
6060 #define RCC_CFGR_MCO2_1 0x80000000U
6061 
6062 /******************** Bit definition for RCC_CIR register *******************/
6063 #define RCC_CIR_LSIRDYF 0x00000001U
6064 #define RCC_CIR_LSERDYF 0x00000002U
6065 #define RCC_CIR_HSIRDYF 0x00000004U
6066 #define RCC_CIR_HSERDYF 0x00000008U
6067 #define RCC_CIR_PLLRDYF 0x00000010U
6068 #define RCC_CIR_PLLI2SRDYF 0x00000020U
6069 #define RCC_CIR_PLLSAIRDYF 0x00000040U
6070 #define RCC_CIR_CSSF 0x00000080U
6071 #define RCC_CIR_LSIRDYIE 0x00000100U
6072 #define RCC_CIR_LSERDYIE 0x00000200U
6073 #define RCC_CIR_HSIRDYIE 0x00000400U
6074 #define RCC_CIR_HSERDYIE 0x00000800U
6075 #define RCC_CIR_PLLRDYIE 0x00001000U
6076 #define RCC_CIR_PLLI2SRDYIE 0x00002000U
6077 #define RCC_CIR_PLLSAIRDYIE 0x00004000U
6078 #define RCC_CIR_LSIRDYC 0x00010000U
6079 #define RCC_CIR_LSERDYC 0x00020000U
6080 #define RCC_CIR_HSIRDYC 0x00040000U
6081 #define RCC_CIR_HSERDYC 0x00080000U
6082 #define RCC_CIR_PLLRDYC 0x00100000U
6083 #define RCC_CIR_PLLI2SRDYC 0x00200000U
6084 #define RCC_CIR_PLLSAIRDYC 0x00400000U
6085 #define RCC_CIR_CSSC 0x00800000U
6086 
6087 /******************** Bit definition for RCC_AHB1RSTR register **************/
6088 #define RCC_AHB1RSTR_GPIOARST 0x00000001U
6089 #define RCC_AHB1RSTR_GPIOBRST 0x00000002U
6090 #define RCC_AHB1RSTR_GPIOCRST 0x00000004U
6091 #define RCC_AHB1RSTR_GPIODRST 0x00000008U
6092 #define RCC_AHB1RSTR_GPIOERST 0x00000010U
6093 #define RCC_AHB1RSTR_GPIOFRST 0x00000020U
6094 #define RCC_AHB1RSTR_GPIOGRST 0x00000040U
6095 #define RCC_AHB1RSTR_GPIOHRST 0x00000080U
6096 #define RCC_AHB1RSTR_GPIOIRST 0x00000100U
6097 #define RCC_AHB1RSTR_GPIOJRST 0x00000200U
6098 #define RCC_AHB1RSTR_GPIOKRST 0x00000400U
6099 #define RCC_AHB1RSTR_CRCRST 0x00001000U
6100 #define RCC_AHB1RSTR_DMA1RST 0x00200000U
6101 #define RCC_AHB1RSTR_DMA2RST 0x00400000U
6102 #define RCC_AHB1RSTR_DMA2DRST 0x00800000U
6103 #define RCC_AHB1RSTR_ETHMACRST 0x02000000U
6104 #define RCC_AHB1RSTR_OTGHRST 0x20000000U
6105 
6106 /******************** Bit definition for RCC_AHB2RSTR register **************/
6107 #define RCC_AHB2RSTR_DCMIRST 0x00000001U
6108 #define RCC_AHB2RSTR_JPEGRST 0x00000002U
6109 #define RCC_AHB2RSTR_CRYPRST 0x00000010U
6110 #define RCC_AHB2RSTR_HASHRST 0x00000020U
6111 #define RCC_AHB2RSTR_RNGRST 0x00000040U
6112 #define RCC_AHB2RSTR_OTGFSRST 0x00000080U
6113 
6114 /******************** Bit definition for RCC_AHB3RSTR register **************/
6115 
6116 #define RCC_AHB3RSTR_FMCRST 0x00000001U
6117 #define RCC_AHB3RSTR_QSPIRST 0x00000002U
6118 
6119 /******************** Bit definition for RCC_APB1RSTR register **************/
6120 #define RCC_APB1RSTR_TIM2RST 0x00000001U
6121 #define RCC_APB1RSTR_TIM3RST 0x00000002U
6122 #define RCC_APB1RSTR_TIM4RST 0x00000004U
6123 #define RCC_APB1RSTR_TIM5RST 0x00000008U
6124 #define RCC_APB1RSTR_TIM6RST 0x00000010U
6125 #define RCC_APB1RSTR_TIM7RST 0x00000020U
6126 #define RCC_APB1RSTR_TIM12RST 0x00000040U
6127 #define RCC_APB1RSTR_TIM13RST 0x00000080U
6128 #define RCC_APB1RSTR_TIM14RST 0x00000100U
6129 #define RCC_APB1RSTR_LPTIM1RST 0x00000200U
6130 #define RCC_APB1RSTR_WWDGRST 0x00000800U
6131 #define RCC_APB1RSTR_CAN3RST 0x00002000U
6132 #define RCC_APB1RSTR_SPI2RST 0x00004000U
6133 #define RCC_APB1RSTR_SPI3RST 0x00008000U
6134 #define RCC_APB1RSTR_SPDIFRXRST 0x00010000U
6135 #define RCC_APB1RSTR_USART2RST 0x00020000U
6136 #define RCC_APB1RSTR_USART3RST 0x00040000U
6137 #define RCC_APB1RSTR_UART4RST 0x00080000U
6138 #define RCC_APB1RSTR_UART5RST 0x00100000U
6139 #define RCC_APB1RSTR_I2C1RST 0x00200000U
6140 #define RCC_APB1RSTR_I2C2RST 0x00400000U
6141 #define RCC_APB1RSTR_I2C3RST 0x00800000U
6142 #define RCC_APB1RSTR_I2C4RST 0x01000000U
6143 #define RCC_APB1RSTR_CAN1RST 0x02000000U
6144 #define RCC_APB1RSTR_CAN2RST 0x04000000U
6145 #define RCC_APB1RSTR_CECRST 0x08000000U
6146 #define RCC_APB1RSTR_PWRRST 0x10000000U
6147 #define RCC_APB1RSTR_DACRST 0x20000000U
6148 #define RCC_APB1RSTR_UART7RST 0x40000000U
6149 #define RCC_APB1RSTR_UART8RST 0x80000000U
6150 
6151 /******************** Bit definition for RCC_APB2RSTR register **************/
6152 #define RCC_APB2RSTR_TIM1RST 0x00000001U
6153 #define RCC_APB2RSTR_TIM8RST 0x00000002U
6154 #define RCC_APB2RSTR_USART1RST 0x00000010U
6155 #define RCC_APB2RSTR_USART6RST 0x00000020U
6156 #define RCC_APB2RSTR_SDMMC2RST 0x00000080U
6157 #define RCC_APB2RSTR_ADCRST 0x00000100U
6158 #define RCC_APB2RSTR_SDMMC1RST 0x00000800U
6159 #define RCC_APB2RSTR_SPI1RST 0x00001000U
6160 #define RCC_APB2RSTR_SPI4RST 0x00002000U
6161 #define RCC_APB2RSTR_SYSCFGRST 0x00004000U
6162 #define RCC_APB2RSTR_TIM9RST 0x00010000U
6163 #define RCC_APB2RSTR_TIM10RST 0x00020000U
6164 #define RCC_APB2RSTR_TIM11RST 0x00040000U
6165 #define RCC_APB2RSTR_SPI5RST 0x00100000U
6166 #define RCC_APB2RSTR_SPI6RST 0x00200000U
6167 #define RCC_APB2RSTR_SAI1RST 0x00400000U
6168 #define RCC_APB2RSTR_SAI2RST 0x00800000U
6169 #define RCC_APB2RSTR_LTDCRST 0x04000000U
6170 #define RCC_APB2RSTR_DFSDM1RST 0x20000000U
6171 #define RCC_APB2RSTR_MDIORST 0x40000000U
6172 
6173 /******************** Bit definition for RCC_AHB1ENR register ***************/
6174 #define RCC_AHB1ENR_GPIOAEN 0x00000001U
6175 #define RCC_AHB1ENR_GPIOBEN 0x00000002U
6176 #define RCC_AHB1ENR_GPIOCEN 0x00000004U
6177 #define RCC_AHB1ENR_GPIODEN 0x00000008U
6178 #define RCC_AHB1ENR_GPIOEEN 0x00000010U
6179 #define RCC_AHB1ENR_GPIOFEN 0x00000020U
6180 #define RCC_AHB1ENR_GPIOGEN 0x00000040U
6181 #define RCC_AHB1ENR_GPIOHEN 0x00000080U
6182 #define RCC_AHB1ENR_GPIOIEN 0x00000100U
6183 #define RCC_AHB1ENR_GPIOJEN 0x00000200U
6184 #define RCC_AHB1ENR_GPIOKEN 0x00000400U
6185 #define RCC_AHB1ENR_CRCEN 0x00001000U
6186 #define RCC_AHB1ENR_BKPSRAMEN 0x00040000U
6187 #define RCC_AHB1ENR_DTCMRAMEN 0x00100000U
6188 #define RCC_AHB1ENR_DMA1EN 0x00200000U
6189 #define RCC_AHB1ENR_DMA2EN 0x00400000U
6190 #define RCC_AHB1ENR_DMA2DEN 0x00800000U
6191 #define RCC_AHB1ENR_ETHMACEN 0x02000000U
6192 #define RCC_AHB1ENR_ETHMACTXEN 0x04000000U
6193 #define RCC_AHB1ENR_ETHMACRXEN 0x08000000U
6194 #define RCC_AHB1ENR_ETHMACPTPEN 0x10000000U
6195 #define RCC_AHB1ENR_OTGHSEN 0x20000000U
6196 #define RCC_AHB1ENR_OTGHSULPIEN 0x40000000U
6197 
6198 /******************** Bit definition for RCC_AHB2ENR register ***************/
6199 #define RCC_AHB2ENR_DCMIEN 0x00000001U
6200 #define RCC_AHB2ENR_JPEGEN 0x00000002U
6201 #define RCC_AHB2ENR_CRYPEN 0x00000010U
6202 #define RCC_AHB2ENR_HASHEN 0x00000020U
6203 #define RCC_AHB2ENR_RNGEN 0x00000040U
6204 #define RCC_AHB2ENR_OTGFSEN 0x00000080U
6205 
6206 /******************** Bit definition for RCC_AHB3ENR register ***************/
6207 #define RCC_AHB3ENR_FMCEN 0x00000001U
6208 #define RCC_AHB3ENR_QSPIEN 0x00000002U
6209 
6210 /******************** Bit definition for RCC_APB1ENR register ***************/
6211 #define RCC_APB1ENR_TIM2EN 0x00000001U
6212 #define RCC_APB1ENR_TIM3EN 0x00000002U
6213 #define RCC_APB1ENR_TIM4EN 0x00000004U
6214 #define RCC_APB1ENR_TIM5EN 0x00000008U
6215 #define RCC_APB1ENR_TIM6EN 0x00000010U
6216 #define RCC_APB1ENR_TIM7EN 0x00000020U
6217 #define RCC_APB1ENR_TIM12EN 0x00000040U
6218 #define RCC_APB1ENR_TIM13EN 0x00000080U
6219 #define RCC_APB1ENR_TIM14EN 0x00000100U
6220 #define RCC_APB1ENR_LPTIM1EN 0x00000200U
6221 #define RCC_APB1ENR_RTCEN 0x00000400U
6222 #define RCC_APB1ENR_WWDGEN 0x00000800U
6223 #define RCC_APB1ENR_CAN3EN 0x00002000U
6224 #define RCC_APB1ENR_SPI2EN 0x00004000U
6225 #define RCC_APB1ENR_SPI3EN 0x00008000U
6226 #define RCC_APB1ENR_SPDIFRXEN 0x00010000U
6227 #define RCC_APB1ENR_USART2EN 0x00020000U
6228 #define RCC_APB1ENR_USART3EN 0x00040000U
6229 #define RCC_APB1ENR_UART4EN 0x00080000U
6230 #define RCC_APB1ENR_UART5EN 0x00100000U
6231 #define RCC_APB1ENR_I2C1EN 0x00200000U
6232 #define RCC_APB1ENR_I2C2EN 0x00400000U
6233 #define RCC_APB1ENR_I2C3EN 0x00800000U
6234 #define RCC_APB1ENR_I2C4EN 0x01000000U
6235 #define RCC_APB1ENR_CAN1EN 0x02000000U
6236 #define RCC_APB1ENR_CAN2EN 0x04000000U
6237 #define RCC_APB1ENR_CECEN 0x08000000U
6238 #define RCC_APB1ENR_PWREN 0x10000000U
6239 #define RCC_APB1ENR_DACEN 0x20000000U
6240 #define RCC_APB1ENR_UART7EN 0x40000000U
6241 #define RCC_APB1ENR_UART8EN 0x80000000U
6242 
6243 /******************** Bit definition for RCC_APB2ENR register ***************/
6244 #define RCC_APB2ENR_TIM1EN 0x00000001U
6245 #define RCC_APB2ENR_TIM8EN 0x00000002U
6246 #define RCC_APB2ENR_USART1EN 0x00000010U
6247 #define RCC_APB2ENR_USART6EN 0x00000020U
6248 #define RCC_APB2ENR_SDMMC2EN 0x00000080U
6249 #define RCC_APB2ENR_ADC1EN 0x00000100U
6250 #define RCC_APB2ENR_ADC2EN 0x00000200U
6251 #define RCC_APB2ENR_ADC3EN 0x00000400U
6252 #define RCC_APB2ENR_SDMMC1EN 0x00000800U
6253 #define RCC_APB2ENR_SPI1EN 0x00001000U
6254 #define RCC_APB2ENR_SPI4EN 0x00002000U
6255 #define RCC_APB2ENR_SYSCFGEN 0x00004000U
6256 #define RCC_APB2ENR_TIM9EN 0x00010000U
6257 #define RCC_APB2ENR_TIM10EN 0x00020000U
6258 #define RCC_APB2ENR_TIM11EN 0x00040000U
6259 #define RCC_APB2ENR_SPI5EN 0x00100000U
6260 #define RCC_APB2ENR_SPI6EN 0x00200000U
6261 #define RCC_APB2ENR_SAI1EN 0x00400000U
6262 #define RCC_APB2ENR_SAI2EN 0x00800000U
6263 #define RCC_APB2ENR_LTDCEN 0x04000000U
6264 #define RCC_APB2ENR_DFSDM1EN 0x20000000U
6265 #define RCC_APB2ENR_MDIOEN 0x40000000U
6266 
6267 /******************** Bit definition for RCC_AHB1LPENR register *************/
6268 #define RCC_AHB1LPENR_GPIOALPEN 0x00000001U
6269 #define RCC_AHB1LPENR_GPIOBLPEN 0x00000002U
6270 #define RCC_AHB1LPENR_GPIOCLPEN 0x00000004U
6271 #define RCC_AHB1LPENR_GPIODLPEN 0x00000008U
6272 #define RCC_AHB1LPENR_GPIOELPEN 0x00000010U
6273 #define RCC_AHB1LPENR_GPIOFLPEN 0x00000020U
6274 #define RCC_AHB1LPENR_GPIOGLPEN 0x00000040U
6275 #define RCC_AHB1LPENR_GPIOHLPEN 0x00000080U
6276 #define RCC_AHB1LPENR_GPIOILPEN 0x00000100U
6277 #define RCC_AHB1LPENR_GPIOJLPEN 0x00000200U
6278 #define RCC_AHB1LPENR_GPIOKLPEN 0x00000400U
6279 #define RCC_AHB1LPENR_CRCLPEN 0x00001000U
6280 #define RCC_AHB1LPENR_AXILPEN 0x00002000U
6281 #define RCC_AHB1LPENR_FLITFLPEN 0x00008000U
6282 #define RCC_AHB1LPENR_SRAM1LPEN 0x00010000U
6283 #define RCC_AHB1LPENR_SRAM2LPEN 0x00020000U
6284 #define RCC_AHB1LPENR_BKPSRAMLPEN 0x00040000U
6285 #define RCC_AHB1LPENR_DTCMLPEN 0x00100000U
6286 #define RCC_AHB1LPENR_DMA1LPEN 0x00200000U
6287 #define RCC_AHB1LPENR_DMA2LPEN 0x00400000U
6288 #define RCC_AHB1LPENR_DMA2DLPEN 0x00800000U
6289 #define RCC_AHB1LPENR_ETHMACLPEN 0x02000000U
6290 #define RCC_AHB1LPENR_ETHMACTXLPEN 0x04000000U
6291 #define RCC_AHB1LPENR_ETHMACRXLPEN 0x08000000U
6292 #define RCC_AHB1LPENR_ETHMACPTPLPEN 0x10000000U
6293 #define RCC_AHB1LPENR_OTGHSLPEN 0x20000000U
6294 #define RCC_AHB1LPENR_OTGHSULPILPEN 0x40000000U
6295 
6296 /******************** Bit definition for RCC_AHB2LPENR register *************/
6297 #define RCC_AHB2LPENR_DCMILPEN 0x00000001U
6298 #define RCC_AHB2LPENR_JPEGLPEN 0x00000002U
6299 #define RCC_AHB2LPENR_CRYPLPEN 0x00000010U
6300 #define RCC_AHB2LPENR_HASHLPEN 0x00000020U
6301 #define RCC_AHB2LPENR_RNGLPEN 0x00000040U
6302 #define RCC_AHB2LPENR_OTGFSLPEN 0x00000080U
6303 
6304 /******************** Bit definition for RCC_AHB3LPENR register *************/
6305 #define RCC_AHB3LPENR_FMCLPEN 0x00000001U
6306 #define RCC_AHB3LPENR_QSPILPEN 0x00000002U
6307 /******************** Bit definition for RCC_APB1LPENR register *************/
6308 #define RCC_APB1LPENR_TIM2LPEN 0x00000001U
6309 #define RCC_APB1LPENR_TIM3LPEN 0x00000002U
6310 #define RCC_APB1LPENR_TIM4LPEN 0x00000004U
6311 #define RCC_APB1LPENR_TIM5LPEN 0x00000008U
6312 #define RCC_APB1LPENR_TIM6LPEN 0x00000010U
6313 #define RCC_APB1LPENR_TIM7LPEN 0x00000020U
6314 #define RCC_APB1LPENR_TIM12LPEN 0x00000040U
6315 #define RCC_APB1LPENR_TIM13LPEN 0x00000080U
6316 #define RCC_APB1LPENR_TIM14LPEN 0x00000100U
6317 #define RCC_APB1LPENR_LPTIM1LPEN 0x00000200U
6318 #define RCC_APB1LPENR_RTCLPEN 0x00000400U
6319 #define RCC_APB1LPENR_WWDGLPEN 0x00000800U
6320 #define RCC_APB1LPENR_CAN3LPEN 0x00002000U
6321 #define RCC_APB1LPENR_SPI2LPEN 0x00004000U
6322 #define RCC_APB1LPENR_SPI3LPEN 0x00008000U
6323 #define RCC_APB1LPENR_SPDIFRXLPEN 0x00010000U
6324 #define RCC_APB1LPENR_USART2LPEN 0x00020000U
6325 #define RCC_APB1LPENR_USART3LPEN 0x00040000U
6326 #define RCC_APB1LPENR_UART4LPEN 0x00080000U
6327 #define RCC_APB1LPENR_UART5LPEN 0x00100000U
6328 #define RCC_APB1LPENR_I2C1LPEN 0x00200000U
6329 #define RCC_APB1LPENR_I2C2LPEN 0x00400000U
6330 #define RCC_APB1LPENR_I2C3LPEN 0x00800000U
6331 #define RCC_APB1LPENR_I2C4LPEN 0x01000000U
6332 #define RCC_APB1LPENR_CAN1LPEN 0x02000000U
6333 #define RCC_APB1LPENR_CAN2LPEN 0x04000000U
6334 #define RCC_APB1LPENR_CECLPEN 0x08000000U
6335 #define RCC_APB1LPENR_PWRLPEN 0x10000000U
6336 #define RCC_APB1LPENR_DACLPEN 0x20000000U
6337 #define RCC_APB1LPENR_UART7LPEN 0x40000000U
6338 #define RCC_APB1LPENR_UART8LPEN 0x80000000U
6339 
6340 /******************** Bit definition for RCC_APB2LPENR register *************/
6341 #define RCC_APB2LPENR_TIM1LPEN 0x00000001U
6342 #define RCC_APB2LPENR_TIM8LPEN 0x00000002U
6343 #define RCC_APB2LPENR_USART1LPEN 0x00000010U
6344 #define RCC_APB2LPENR_USART6LPEN 0x00000020U
6345 #define RCC_APB2LPENR_SDMMC2LPEN 0x00000080U
6346 #define RCC_APB2LPENR_ADC1LPEN 0x00000100U
6347 #define RCC_APB2LPENR_ADC2LPEN 0x00000200U
6348 #define RCC_APB2LPENR_ADC3LPEN 0x00000400U
6349 #define RCC_APB2LPENR_SDMMC1LPEN 0x00000800U
6350 #define RCC_APB2LPENR_SPI1LPEN 0x00001000U
6351 #define RCC_APB2LPENR_SPI4LPEN 0x00002000U
6352 #define RCC_APB2LPENR_SYSCFGLPEN 0x00004000U
6353 #define RCC_APB2LPENR_TIM9LPEN 0x00010000U
6354 #define RCC_APB2LPENR_TIM10LPEN 0x00020000U
6355 #define RCC_APB2LPENR_TIM11LPEN 0x00040000U
6356 #define RCC_APB2LPENR_SPI5LPEN 0x00100000U
6357 #define RCC_APB2LPENR_SPI6LPEN 0x00200000U
6358 #define RCC_APB2LPENR_SAI1LPEN 0x00400000U
6359 #define RCC_APB2LPENR_SAI2LPEN 0x00800000U
6360 #define RCC_APB2LPENR_LTDCLPEN 0x04000000U
6361 #define RCC_APB2LPENR_DFSDM1LPEN 0x20000000U
6362 #define RCC_APB2LPENR_MDIOLPEN 0x40000000U
6363 
6364 /******************** Bit definition for RCC_BDCR register ******************/
6365 #define RCC_BDCR_LSEON 0x00000001U
6366 #define RCC_BDCR_LSERDY 0x00000002U
6367 #define RCC_BDCR_LSEBYP 0x00000004U
6368 #define RCC_BDCR_LSEDRV 0x00000018U
6369 #define RCC_BDCR_LSEDRV_0 0x00000008U
6370 #define RCC_BDCR_LSEDRV_1 0x00000010U
6371 #define RCC_BDCR_RTCSEL 0x00000300U
6372 #define RCC_BDCR_RTCSEL_0 0x00000100U
6373 #define RCC_BDCR_RTCSEL_1 0x00000200U
6374 #define RCC_BDCR_RTCEN 0x00008000U
6375 #define RCC_BDCR_BDRST 0x00010000U
6376 
6377 /******************** Bit definition for RCC_CSR register *******************/
6378 #define RCC_CSR_LSION 0x00000001U
6379 #define RCC_CSR_LSIRDY 0x00000002U
6380 #define RCC_CSR_RMVF 0x01000000U
6381 #define RCC_CSR_BORRSTF 0x02000000U
6382 #define RCC_CSR_PINRSTF 0x04000000U
6383 #define RCC_CSR_PORRSTF 0x08000000U
6384 #define RCC_CSR_SFTRSTF 0x10000000U
6385 #define RCC_CSR_IWDGRSTF 0x20000000U
6386 #define RCC_CSR_WWDGRSTF 0x40000000U
6387 #define RCC_CSR_LPWRRSTF 0x80000000U
6388 
6389 /******************** Bit definition for RCC_SSCGR register *****************/
6390 #define RCC_SSCGR_MODPER 0x00001FFFU
6391 #define RCC_SSCGR_INCSTEP 0x0FFFE000U
6392 #define RCC_SSCGR_SPREADSEL 0x40000000U
6393 #define RCC_SSCGR_SSCGEN 0x80000000U
6394 
6395 /******************** Bit definition for RCC_PLLI2SCFGR register ************/
6396 #define RCC_PLLI2SCFGR_PLLI2SN 0x00007FC0U
6397 #define RCC_PLLI2SCFGR_PLLI2SN_0 0x00000040U
6398 #define RCC_PLLI2SCFGR_PLLI2SN_1 0x00000080U
6399 #define RCC_PLLI2SCFGR_PLLI2SN_2 0x00000100U
6400 #define RCC_PLLI2SCFGR_PLLI2SN_3 0x00000200U
6401 #define RCC_PLLI2SCFGR_PLLI2SN_4 0x00000400U
6402 #define RCC_PLLI2SCFGR_PLLI2SN_5 0x00000800U
6403 #define RCC_PLLI2SCFGR_PLLI2SN_6 0x00001000U
6404 #define RCC_PLLI2SCFGR_PLLI2SN_7 0x00002000U
6405 #define RCC_PLLI2SCFGR_PLLI2SN_8 0x00004000U
6406 #define RCC_PLLI2SCFGR_PLLI2SP 0x00030000U
6407 #define RCC_PLLI2SCFGR_PLLI2SP_0 0x00010000U
6408 #define RCC_PLLI2SCFGR_PLLI2SP_1 0x00020000U
6409 #define RCC_PLLI2SCFGR_PLLI2SQ 0x0F000000U
6410 #define RCC_PLLI2SCFGR_PLLI2SQ_0 0x01000000U
6411 #define RCC_PLLI2SCFGR_PLLI2SQ_1 0x02000000U
6412 #define RCC_PLLI2SCFGR_PLLI2SQ_2 0x04000000U
6413 #define RCC_PLLI2SCFGR_PLLI2SQ_3 0x08000000U
6414 #define RCC_PLLI2SCFGR_PLLI2SR 0x70000000U
6415 #define RCC_PLLI2SCFGR_PLLI2SR_0 0x10000000U
6416 #define RCC_PLLI2SCFGR_PLLI2SR_1 0x20000000U
6417 #define RCC_PLLI2SCFGR_PLLI2SR_2 0x40000000U
6418 
6419 /******************** Bit definition for RCC_PLLSAICFGR register ************/
6420 #define RCC_PLLSAICFGR_PLLSAIN 0x00007FC0U
6421 #define RCC_PLLSAICFGR_PLLSAIN_0 0x00000040U
6422 #define RCC_PLLSAICFGR_PLLSAIN_1 0x00000080U
6423 #define RCC_PLLSAICFGR_PLLSAIN_2 0x00000100U
6424 #define RCC_PLLSAICFGR_PLLSAIN_3 0x00000200U
6425 #define RCC_PLLSAICFGR_PLLSAIN_4 0x00000400U
6426 #define RCC_PLLSAICFGR_PLLSAIN_5 0x00000800U
6427 #define RCC_PLLSAICFGR_PLLSAIN_6 0x00001000U
6428 #define RCC_PLLSAICFGR_PLLSAIN_7 0x00002000U
6429 #define RCC_PLLSAICFGR_PLLSAIN_8 0x00004000U
6430 #define RCC_PLLSAICFGR_PLLSAIP 0x00030000U
6431 #define RCC_PLLSAICFGR_PLLSAIP_0 0x00010000U
6432 #define RCC_PLLSAICFGR_PLLSAIP_1 0x00020000U
6433 #define RCC_PLLSAICFGR_PLLSAIQ 0x0F000000U
6434 #define RCC_PLLSAICFGR_PLLSAIQ_0 0x01000000U
6435 #define RCC_PLLSAICFGR_PLLSAIQ_1 0x02000000U
6436 #define RCC_PLLSAICFGR_PLLSAIQ_2 0x04000000U
6437 #define RCC_PLLSAICFGR_PLLSAIQ_3 0x08000000U
6438 #define RCC_PLLSAICFGR_PLLSAIR 0x70000000U
6439 #define RCC_PLLSAICFGR_PLLSAIR_0 0x10000000U
6440 #define RCC_PLLSAICFGR_PLLSAIR_1 0x20000000U
6441 #define RCC_PLLSAICFGR_PLLSAIR_2 0x40000000U
6442 
6443 /******************** Bit definition for RCC_DCKCFGR1 register ***************/
6444 #define RCC_DCKCFGR1_PLLI2SDIVQ 0x0000001FU
6445 #define RCC_DCKCFGR1_PLLI2SDIVQ_0 0x00000001U
6446 #define RCC_DCKCFGR1_PLLI2SDIVQ_1 0x00000002U
6447 #define RCC_DCKCFGR1_PLLI2SDIVQ_2 0x00000004U
6448 #define RCC_DCKCFGR1_PLLI2SDIVQ_3 0x00000008U
6449 #define RCC_DCKCFGR1_PLLI2SDIVQ_4 0x00000010U
6450 
6451 #define RCC_DCKCFGR1_PLLSAIDIVQ 0x00001F00U
6452 #define RCC_DCKCFGR1_PLLSAIDIVQ_0 0x00000100U
6453 #define RCC_DCKCFGR1_PLLSAIDIVQ_1 0x00000200U
6454 #define RCC_DCKCFGR1_PLLSAIDIVQ_2 0x00000400U
6455 #define RCC_DCKCFGR1_PLLSAIDIVQ_3 0x00000800U
6456 #define RCC_DCKCFGR1_PLLSAIDIVQ_4 0x00001000U
6457 
6458 #define RCC_DCKCFGR1_PLLSAIDIVR 0x00030000U
6459 #define RCC_DCKCFGR1_PLLSAIDIVR_0 0x00010000U
6460 #define RCC_DCKCFGR1_PLLSAIDIVR_1 0x00020000U
6461 
6462 #define RCC_DCKCFGR1_SAI1SEL 0x00300000U
6463 #define RCC_DCKCFGR1_SAI1SEL_0 0x00100000U
6464 #define RCC_DCKCFGR1_SAI1SEL_1 0x00200000U
6465 
6466 #define RCC_DCKCFGR1_SAI2SEL 0x00C00000U
6467 #define RCC_DCKCFGR1_SAI2SEL_0 0x00400000U
6468 #define RCC_DCKCFGR1_SAI2SEL_1 0x00800000U
6469 
6470 #define RCC_DCKCFGR1_TIMPRE 0x01000000U
6471 #define RCC_DCKCFGR1_DFSDM1SEL 0x02000000U
6472 #define RCC_DCKCFGR1_ADFSDM1SEL 0x04000000U
6473 
6474 /******************** Bit definition for RCC_DCKCFGR2 register ***************/
6475 #define RCC_DCKCFGR2_USART1SEL 0x00000003U
6476 #define RCC_DCKCFGR2_USART1SEL_0 0x00000001U
6477 #define RCC_DCKCFGR2_USART1SEL_1 0x00000002U
6478 #define RCC_DCKCFGR2_USART2SEL 0x0000000CU
6479 #define RCC_DCKCFGR2_USART2SEL_0 0x00000004U
6480 #define RCC_DCKCFGR2_USART2SEL_1 0x00000008U
6481 #define RCC_DCKCFGR2_USART3SEL 0x00000030U
6482 #define RCC_DCKCFGR2_USART3SEL_0 0x00000010U
6483 #define RCC_DCKCFGR2_USART3SEL_1 0x00000020U
6484 #define RCC_DCKCFGR2_UART4SEL 0x000000C0U
6485 #define RCC_DCKCFGR2_UART4SEL_0 0x00000040U
6486 #define RCC_DCKCFGR2_UART4SEL_1 0x00000080U
6487 #define RCC_DCKCFGR2_UART5SEL 0x00000300U
6488 #define RCC_DCKCFGR2_UART5SEL_0 0x00000100U
6489 #define RCC_DCKCFGR2_UART5SEL_1 0x00000200U
6490 #define RCC_DCKCFGR2_USART6SEL 0x00000C00U
6491 #define RCC_DCKCFGR2_USART6SEL_0 0x00000400U
6492 #define RCC_DCKCFGR2_USART6SEL_1 0x00000800U
6493 #define RCC_DCKCFGR2_UART7SEL 0x00003000U
6494 #define RCC_DCKCFGR2_UART7SEL_0 0x00001000U
6495 #define RCC_DCKCFGR2_UART7SEL_1 0x00002000U
6496 #define RCC_DCKCFGR2_UART8SEL 0x0000C000U
6497 #define RCC_DCKCFGR2_UART8SEL_0 0x00004000U
6498 #define RCC_DCKCFGR2_UART8SEL_1 0x00008000U
6499 #define RCC_DCKCFGR2_I2C1SEL 0x00030000U
6500 #define RCC_DCKCFGR2_I2C1SEL_0 0x00010000U
6501 #define RCC_DCKCFGR2_I2C1SEL_1 0x00020000U
6502 #define RCC_DCKCFGR2_I2C2SEL 0x000C0000U
6503 #define RCC_DCKCFGR2_I2C2SEL_0 0x00040000U
6504 #define RCC_DCKCFGR2_I2C2SEL_1 0x00080000U
6505 #define RCC_DCKCFGR2_I2C3SEL 0x00300000U
6506 #define RCC_DCKCFGR2_I2C3SEL_0 0x00100000U
6507 #define RCC_DCKCFGR2_I2C3SEL_1 0x00200000U
6508 #define RCC_DCKCFGR2_I2C4SEL 0x00C00000U
6509 #define RCC_DCKCFGR2_I2C4SEL_0 0x00400000U
6510 #define RCC_DCKCFGR2_I2C4SEL_1 0x00800000U
6511 #define RCC_DCKCFGR2_LPTIM1SEL 0x03000000U
6512 #define RCC_DCKCFGR2_LPTIM1SEL_0 0x01000000U
6513 #define RCC_DCKCFGR2_LPTIM1SEL_1 0x02000000U
6514 #define RCC_DCKCFGR2_CECSEL 0x04000000U
6515 #define RCC_DCKCFGR2_CK48MSEL 0x08000000U
6516 #define RCC_DCKCFGR2_SDMMC1SEL 0x10000000U
6517 #define RCC_DCKCFGR2_SDMMC2SEL 0x20000000U
6518 
6519 /******************************************************************************/
6520 /* */
6521 /* RNG */
6522 /* */
6523 /******************************************************************************/
6524 /******************** Bits definition for RNG_CR register *******************/
6525 #define RNG_CR_RNGEN 0x00000004U
6526 #define RNG_CR_IE 0x00000008U
6527 
6528 /******************** Bits definition for RNG_SR register *******************/
6529 #define RNG_SR_DRDY 0x00000001U
6530 #define RNG_SR_CECS 0x00000002U
6531 #define RNG_SR_SECS 0x00000004U
6532 #define RNG_SR_CEIS 0x00000020U
6533 #define RNG_SR_SEIS 0x00000040U
6534 
6535 /******************************************************************************/
6536 /* */
6537 /* Real-Time Clock (RTC) */
6538 /* */
6539 /******************************************************************************/
6540 /******************** Bits definition for RTC_TR register *******************/
6541 #define RTC_TR_PM 0x00400000U
6542 #define RTC_TR_HT 0x00300000U
6543 #define RTC_TR_HT_0 0x00100000U
6544 #define RTC_TR_HT_1 0x00200000U
6545 #define RTC_TR_HU 0x000F0000U
6546 #define RTC_TR_HU_0 0x00010000U
6547 #define RTC_TR_HU_1 0x00020000U
6548 #define RTC_TR_HU_2 0x00040000U
6549 #define RTC_TR_HU_3 0x00080000U
6550 #define RTC_TR_MNT 0x00007000U
6551 #define RTC_TR_MNT_0 0x00001000U
6552 #define RTC_TR_MNT_1 0x00002000U
6553 #define RTC_TR_MNT_2 0x00004000U
6554 #define RTC_TR_MNU 0x00000F00U
6555 #define RTC_TR_MNU_0 0x00000100U
6556 #define RTC_TR_MNU_1 0x00000200U
6557 #define RTC_TR_MNU_2 0x00000400U
6558 #define RTC_TR_MNU_3 0x00000800U
6559 #define RTC_TR_ST 0x00000070U
6560 #define RTC_TR_ST_0 0x00000010U
6561 #define RTC_TR_ST_1 0x00000020U
6562 #define RTC_TR_ST_2 0x00000040U
6563 #define RTC_TR_SU 0x0000000FU
6564 #define RTC_TR_SU_0 0x00000001U
6565 #define RTC_TR_SU_1 0x00000002U
6566 #define RTC_TR_SU_2 0x00000004U
6567 #define RTC_TR_SU_3 0x00000008U
6568 
6569 /******************** Bits definition for RTC_DR register *******************/
6570 #define RTC_DR_YT 0x00F00000U
6571 #define RTC_DR_YT_0 0x00100000U
6572 #define RTC_DR_YT_1 0x00200000U
6573 #define RTC_DR_YT_2 0x00400000U
6574 #define RTC_DR_YT_3 0x00800000U
6575 #define RTC_DR_YU 0x000F0000U
6576 #define RTC_DR_YU_0 0x00010000U
6577 #define RTC_DR_YU_1 0x00020000U
6578 #define RTC_DR_YU_2 0x00040000U
6579 #define RTC_DR_YU_3 0x00080000U
6580 #define RTC_DR_WDU 0x0000E000U
6581 #define RTC_DR_WDU_0 0x00002000U
6582 #define RTC_DR_WDU_1 0x00004000U
6583 #define RTC_DR_WDU_2 0x00008000U
6584 #define RTC_DR_MT 0x00001000U
6585 #define RTC_DR_MU 0x00000F00U
6586 #define RTC_DR_MU_0 0x00000100U
6587 #define RTC_DR_MU_1 0x00000200U
6588 #define RTC_DR_MU_2 0x00000400U
6589 #define RTC_DR_MU_3 0x00000800U
6590 #define RTC_DR_DT 0x00000030U
6591 #define RTC_DR_DT_0 0x00000010U
6592 #define RTC_DR_DT_1 0x00000020U
6593 #define RTC_DR_DU 0x0000000FU
6594 #define RTC_DR_DU_0 0x00000001U
6595 #define RTC_DR_DU_1 0x00000002U
6596 #define RTC_DR_DU_2 0x00000004U
6597 #define RTC_DR_DU_3 0x00000008U
6598 
6599 /******************** Bits definition for RTC_CR register *******************/
6600 #define RTC_CR_ITSE 0x01000000U
6601 #define RTC_CR_COE 0x00800000U
6602 #define RTC_CR_OSEL 0x00600000U
6603 #define RTC_CR_OSEL_0 0x00200000U
6604 #define RTC_CR_OSEL_1 0x00400000U
6605 #define RTC_CR_POL 0x00100000U
6606 #define RTC_CR_COSEL 0x00080000U
6607 #define RTC_CR_BCK 0x00040000U
6608 #define RTC_CR_SUB1H 0x00020000U
6609 #define RTC_CR_ADD1H 0x00010000U
6610 #define RTC_CR_TSIE 0x00008000U
6611 #define RTC_CR_WUTIE 0x00004000U
6612 #define RTC_CR_ALRBIE 0x00002000U
6613 #define RTC_CR_ALRAIE 0x00001000U
6614 #define RTC_CR_TSE 0x00000800U
6615 #define RTC_CR_WUTE 0x00000400U
6616 #define RTC_CR_ALRBE 0x00000200U
6617 #define RTC_CR_ALRAE 0x00000100U
6618 #define RTC_CR_FMT 0x00000040U
6619 #define RTC_CR_BYPSHAD 0x00000020U
6620 #define RTC_CR_REFCKON 0x00000010U
6621 #define RTC_CR_TSEDGE 0x00000008U
6622 #define RTC_CR_WUCKSEL 0x00000007U
6623 #define RTC_CR_WUCKSEL_0 0x00000001U
6624 #define RTC_CR_WUCKSEL_1 0x00000002U
6625 #define RTC_CR_WUCKSEL_2 0x00000004U
6626 
6627 /******************** Bits definition for RTC_ISR register ******************/
6628 #define RTC_ISR_ITSF 0x00020000U
6629 #define RTC_ISR_RECALPF 0x00010000U
6630 #define RTC_ISR_TAMP3F 0x00008000U
6631 #define RTC_ISR_TAMP2F 0x00004000U
6632 #define RTC_ISR_TAMP1F 0x00002000U
6633 #define RTC_ISR_TSOVF 0x00001000U
6634 #define RTC_ISR_TSF 0x00000800U
6635 #define RTC_ISR_WUTF 0x00000400U
6636 #define RTC_ISR_ALRBF 0x00000200U
6637 #define RTC_ISR_ALRAF 0x00000100U
6638 #define RTC_ISR_INIT 0x00000080U
6639 #define RTC_ISR_INITF 0x00000040U
6640 #define RTC_ISR_RSF 0x00000020U
6641 #define RTC_ISR_INITS 0x00000010U
6642 #define RTC_ISR_SHPF 0x00000008U
6643 #define RTC_ISR_WUTWF 0x00000004U
6644 #define RTC_ISR_ALRBWF 0x00000002U
6645 #define RTC_ISR_ALRAWF 0x00000001U
6646 
6647 /******************** Bits definition for RTC_PRER register *****************/
6648 #define RTC_PRER_PREDIV_A 0x007F0000U
6649 #define RTC_PRER_PREDIV_S 0x00007FFFU
6650 
6651 /******************** Bits definition for RTC_WUTR register *****************/
6652 #define RTC_WUTR_WUT 0x0000FFFFU
6653 
6654 /******************** Bits definition for RTC_ALRMAR register ***************/
6655 #define RTC_ALRMAR_MSK4 0x80000000U
6656 #define RTC_ALRMAR_WDSEL 0x40000000U
6657 #define RTC_ALRMAR_DT 0x30000000U
6658 #define RTC_ALRMAR_DT_0 0x10000000U
6659 #define RTC_ALRMAR_DT_1 0x20000000U
6660 #define RTC_ALRMAR_DU 0x0F000000U
6661 #define RTC_ALRMAR_DU_0 0x01000000U
6662 #define RTC_ALRMAR_DU_1 0x02000000U
6663 #define RTC_ALRMAR_DU_2 0x04000000U
6664 #define RTC_ALRMAR_DU_3 0x08000000U
6665 #define RTC_ALRMAR_MSK3 0x00800000U
6666 #define RTC_ALRMAR_PM 0x00400000U
6667 #define RTC_ALRMAR_HT 0x00300000U
6668 #define RTC_ALRMAR_HT_0 0x00100000U
6669 #define RTC_ALRMAR_HT_1 0x00200000U
6670 #define RTC_ALRMAR_HU 0x000F0000U
6671 #define RTC_ALRMAR_HU_0 0x00010000U
6672 #define RTC_ALRMAR_HU_1 0x00020000U
6673 #define RTC_ALRMAR_HU_2 0x00040000U
6674 #define RTC_ALRMAR_HU_3 0x00080000U
6675 #define RTC_ALRMAR_MSK2 0x00008000U
6676 #define RTC_ALRMAR_MNT 0x00007000U
6677 #define RTC_ALRMAR_MNT_0 0x00001000U
6678 #define RTC_ALRMAR_MNT_1 0x00002000U
6679 #define RTC_ALRMAR_MNT_2 0x00004000U
6680 #define RTC_ALRMAR_MNU 0x00000F00U
6681 #define RTC_ALRMAR_MNU_0 0x00000100U
6682 #define RTC_ALRMAR_MNU_1 0x00000200U
6683 #define RTC_ALRMAR_MNU_2 0x00000400U
6684 #define RTC_ALRMAR_MNU_3 0x00000800U
6685 #define RTC_ALRMAR_MSK1 0x00000080U
6686 #define RTC_ALRMAR_ST 0x00000070U
6687 #define RTC_ALRMAR_ST_0 0x00000010U
6688 #define RTC_ALRMAR_ST_1 0x00000020U
6689 #define RTC_ALRMAR_ST_2 0x00000040U
6690 #define RTC_ALRMAR_SU 0x0000000FU
6691 #define RTC_ALRMAR_SU_0 0x00000001U
6692 #define RTC_ALRMAR_SU_1 0x00000002U
6693 #define RTC_ALRMAR_SU_2 0x00000004U
6694 #define RTC_ALRMAR_SU_3 0x00000008U
6695 
6696 /******************** Bits definition for RTC_ALRMBR register ***************/
6697 #define RTC_ALRMBR_MSK4 0x80000000U
6698 #define RTC_ALRMBR_WDSEL 0x40000000U
6699 #define RTC_ALRMBR_DT 0x30000000U
6700 #define RTC_ALRMBR_DT_0 0x10000000U
6701 #define RTC_ALRMBR_DT_1 0x20000000U
6702 #define RTC_ALRMBR_DU 0x0F000000U
6703 #define RTC_ALRMBR_DU_0 0x01000000U
6704 #define RTC_ALRMBR_DU_1 0x02000000U
6705 #define RTC_ALRMBR_DU_2 0x04000000U
6706 #define RTC_ALRMBR_DU_3 0x08000000U
6707 #define RTC_ALRMBR_MSK3 0x00800000U
6708 #define RTC_ALRMBR_PM 0x00400000U
6709 #define RTC_ALRMBR_HT 0x00300000U
6710 #define RTC_ALRMBR_HT_0 0x00100000U
6711 #define RTC_ALRMBR_HT_1 0x00200000U
6712 #define RTC_ALRMBR_HU 0x000F0000U
6713 #define RTC_ALRMBR_HU_0 0x00010000U
6714 #define RTC_ALRMBR_HU_1 0x00020000U
6715 #define RTC_ALRMBR_HU_2 0x00040000U
6716 #define RTC_ALRMBR_HU_3 0x00080000U
6717 #define RTC_ALRMBR_MSK2 0x00008000U
6718 #define RTC_ALRMBR_MNT 0x00007000U
6719 #define RTC_ALRMBR_MNT_0 0x00001000U
6720 #define RTC_ALRMBR_MNT_1 0x00002000U
6721 #define RTC_ALRMBR_MNT_2 0x00004000U
6722 #define RTC_ALRMBR_MNU 0x00000F00U
6723 #define RTC_ALRMBR_MNU_0 0x00000100U
6724 #define RTC_ALRMBR_MNU_1 0x00000200U
6725 #define RTC_ALRMBR_MNU_2 0x00000400U
6726 #define RTC_ALRMBR_MNU_3 0x00000800U
6727 #define RTC_ALRMBR_MSK1 0x00000080U
6728 #define RTC_ALRMBR_ST 0x00000070U
6729 #define RTC_ALRMBR_ST_0 0x00000010U
6730 #define RTC_ALRMBR_ST_1 0x00000020U
6731 #define RTC_ALRMBR_ST_2 0x00000040U
6732 #define RTC_ALRMBR_SU 0x0000000FU
6733 #define RTC_ALRMBR_SU_0 0x00000001U
6734 #define RTC_ALRMBR_SU_1 0x00000002U
6735 #define RTC_ALRMBR_SU_2 0x00000004U
6736 #define RTC_ALRMBR_SU_3 0x00000008U
6737 
6738 /******************** Bits definition for RTC_WPR register ******************/
6739 #define RTC_WPR_KEY 0x000000FFU
6740 
6741 /******************** Bits definition for RTC_SSR register ******************/
6742 #define RTC_SSR_SS 0x0000FFFFU
6743 
6744 /******************** Bits definition for RTC_SHIFTR register ***************/
6745 #define RTC_SHIFTR_SUBFS 0x00007FFFU
6746 #define RTC_SHIFTR_ADD1S 0x80000000U
6747 
6748 /******************** Bits definition for RTC_TSTR register *****************/
6749 #define RTC_TSTR_PM 0x00400000U
6750 #define RTC_TSTR_HT 0x00300000U
6751 #define RTC_TSTR_HT_0 0x00100000U
6752 #define RTC_TSTR_HT_1 0x00200000U
6753 #define RTC_TSTR_HU 0x000F0000U
6754 #define RTC_TSTR_HU_0 0x00010000U
6755 #define RTC_TSTR_HU_1 0x00020000U
6756 #define RTC_TSTR_HU_2 0x00040000U
6757 #define RTC_TSTR_HU_3 0x00080000U
6758 #define RTC_TSTR_MNT 0x00007000U
6759 #define RTC_TSTR_MNT_0 0x00001000U
6760 #define RTC_TSTR_MNT_1 0x00002000U
6761 #define RTC_TSTR_MNT_2 0x00004000U
6762 #define RTC_TSTR_MNU 0x00000F00U
6763 #define RTC_TSTR_MNU_0 0x00000100U
6764 #define RTC_TSTR_MNU_1 0x00000200U
6765 #define RTC_TSTR_MNU_2 0x00000400U
6766 #define RTC_TSTR_MNU_3 0x00000800U
6767 #define RTC_TSTR_ST 0x00000070U
6768 #define RTC_TSTR_ST_0 0x00000010U
6769 #define RTC_TSTR_ST_1 0x00000020U
6770 #define RTC_TSTR_ST_2 0x00000040U
6771 #define RTC_TSTR_SU 0x0000000FU
6772 #define RTC_TSTR_SU_0 0x00000001U
6773 #define RTC_TSTR_SU_1 0x00000002U
6774 #define RTC_TSTR_SU_2 0x00000004U
6775 #define RTC_TSTR_SU_3 0x00000008U
6776 
6777 /******************** Bits definition for RTC_TSDR register *****************/
6778 #define RTC_TSDR_WDU 0x0000E000U
6779 #define RTC_TSDR_WDU_0 0x00002000U
6780 #define RTC_TSDR_WDU_1 0x00004000U
6781 #define RTC_TSDR_WDU_2 0x00008000U
6782 #define RTC_TSDR_MT 0x00001000U
6783 #define RTC_TSDR_MU 0x00000F00U
6784 #define RTC_TSDR_MU_0 0x00000100U
6785 #define RTC_TSDR_MU_1 0x00000200U
6786 #define RTC_TSDR_MU_2 0x00000400U
6787 #define RTC_TSDR_MU_3 0x00000800U
6788 #define RTC_TSDR_DT 0x00000030U
6789 #define RTC_TSDR_DT_0 0x00000010U
6790 #define RTC_TSDR_DT_1 0x00000020U
6791 #define RTC_TSDR_DU 0x0000000FU
6792 #define RTC_TSDR_DU_0 0x00000001U
6793 #define RTC_TSDR_DU_1 0x00000002U
6794 #define RTC_TSDR_DU_2 0x00000004U
6795 #define RTC_TSDR_DU_3 0x00000008U
6796 
6797 /******************** Bits definition for RTC_TSSSR register ****************/
6798 #define RTC_TSSSR_SS 0x0000FFFFU
6799 
6800 /******************** Bits definition for RTC_CAL register *****************/
6801 #define RTC_CALR_CALP 0x00008000U
6802 #define RTC_CALR_CALW8 0x00004000U
6803 #define RTC_CALR_CALW16 0x00002000U
6804 #define RTC_CALR_CALM 0x000001FFU
6805 #define RTC_CALR_CALM_0 0x00000001U
6806 #define RTC_CALR_CALM_1 0x00000002U
6807 #define RTC_CALR_CALM_2 0x00000004U
6808 #define RTC_CALR_CALM_3 0x00000008U
6809 #define RTC_CALR_CALM_4 0x00000010U
6810 #define RTC_CALR_CALM_5 0x00000020U
6811 #define RTC_CALR_CALM_6 0x00000040U
6812 #define RTC_CALR_CALM_7 0x00000080U
6813 #define RTC_CALR_CALM_8 0x00000100U
6814 
6815 /******************** Bits definition for RTC_TAMPCR register ****************/
6816 #define RTC_TAMPCR_TAMP3MF 0x01000000U
6817 #define RTC_TAMPCR_TAMP3NOERASE 0x00800000U
6818 #define RTC_TAMPCR_TAMP3IE 0x00400000U
6819 #define RTC_TAMPCR_TAMP2MF 0x00200000U
6820 #define RTC_TAMPCR_TAMP2NOERASE 0x00100000U
6821 #define RTC_TAMPCR_TAMP2IE 0x00080000U
6822 #define RTC_TAMPCR_TAMP1MF 0x00040000U
6823 #define RTC_TAMPCR_TAMP1NOERASE 0x00020000U
6824 #define RTC_TAMPCR_TAMP1IE 0x00010000U
6825 #define RTC_TAMPCR_TAMPPUDIS 0x00008000U
6826 #define RTC_TAMPCR_TAMPPRCH 0x00006000U
6827 #define RTC_TAMPCR_TAMPPRCH_0 0x00002000U
6828 #define RTC_TAMPCR_TAMPPRCH_1 0x00004000U
6829 #define RTC_TAMPCR_TAMPFLT 0x00001800U
6830 #define RTC_TAMPCR_TAMPFLT_0 0x00000800U
6831 #define RTC_TAMPCR_TAMPFLT_1 0x00001000U
6832 #define RTC_TAMPCR_TAMPFREQ 0x00000700U
6833 #define RTC_TAMPCR_TAMPFREQ_0 0x00000100U
6834 #define RTC_TAMPCR_TAMPFREQ_1 0x00000200U
6835 #define RTC_TAMPCR_TAMPFREQ_2 0x00000400U
6836 #define RTC_TAMPCR_TAMPTS 0x00000080U
6837 #define RTC_TAMPCR_TAMP3TRG 0x00000040U
6838 #define RTC_TAMPCR_TAMP3E 0x00000020U
6839 #define RTC_TAMPCR_TAMP2TRG 0x00000010U
6840 #define RTC_TAMPCR_TAMP2E 0x00000008U
6841 #define RTC_TAMPCR_TAMPIE 0x00000004U
6842 #define RTC_TAMPCR_TAMP1TRG 0x00000002U
6843 #define RTC_TAMPCR_TAMP1E 0x00000001U
6844 
6845 
6846 /******************** Bits definition for RTC_ALRMASSR register *************/
6847 #define RTC_ALRMASSR_MASKSS 0x0F000000U
6848 #define RTC_ALRMASSR_MASKSS_0 0x01000000U
6849 #define RTC_ALRMASSR_MASKSS_1 0x02000000U
6850 #define RTC_ALRMASSR_MASKSS_2 0x04000000U
6851 #define RTC_ALRMASSR_MASKSS_3 0x08000000U
6852 #define RTC_ALRMASSR_SS 0x00007FFFU
6853 
6854 /******************** Bits definition for RTC_ALRMBSSR register *************/
6855 #define RTC_ALRMBSSR_MASKSS 0x0F000000U
6856 #define RTC_ALRMBSSR_MASKSS_0 0x01000000U
6857 #define RTC_ALRMBSSR_MASKSS_1 0x02000000U
6858 #define RTC_ALRMBSSR_MASKSS_2 0x04000000U
6859 #define RTC_ALRMBSSR_MASKSS_3 0x08000000U
6860 #define RTC_ALRMBSSR_SS 0x00007FFFU
6861 
6862 /******************** Bits definition for RTC_OR register ****************/
6863 #define RTC_OR_TSINSEL 0x00000006U
6864 #define RTC_OR_TSINSEL_0 0x00000002U
6865 #define RTC_OR_TSINSEL_1 0x00000004U
6866 #define RTC_OR_ALARMTYPE 0x00000008U
6867 
6868 /******************** Bits definition for RTC_BKP0R register ****************/
6869 #define RTC_BKP0R 0xFFFFFFFFU
6870 
6871 /******************** Bits definition for RTC_BKP1R register ****************/
6872 #define RTC_BKP1R 0xFFFFFFFFU
6873 
6874 /******************** Bits definition for RTC_BKP2R register ****************/
6875 #define RTC_BKP2R 0xFFFFFFFFU
6876 
6877 /******************** Bits definition for RTC_BKP3R register ****************/
6878 #define RTC_BKP3R 0xFFFFFFFFU
6879 
6880 /******************** Bits definition for RTC_BKP4R register ****************/
6881 #define RTC_BKP4R 0xFFFFFFFFU
6882 
6883 /******************** Bits definition for RTC_BKP5R register ****************/
6884 #define RTC_BKP5R 0xFFFFFFFFU
6885 
6886 /******************** Bits definition for RTC_BKP6R register ****************/
6887 #define RTC_BKP6R 0xFFFFFFFFU
6888 
6889 /******************** Bits definition for RTC_BKP7R register ****************/
6890 #define RTC_BKP7R 0xFFFFFFFFU
6891 
6892 /******************** Bits definition for RTC_BKP8R register ****************/
6893 #define RTC_BKP8R 0xFFFFFFFFU
6894 
6895 /******************** Bits definition for RTC_BKP9R register ****************/
6896 #define RTC_BKP9R 0xFFFFFFFFU
6897 
6898 /******************** Bits definition for RTC_BKP10R register ***************/
6899 #define RTC_BKP10R 0xFFFFFFFFU
6900 
6901 /******************** Bits definition for RTC_BKP11R register ***************/
6902 #define RTC_BKP11R 0xFFFFFFFFU
6903 
6904 /******************** Bits definition for RTC_BKP12R register ***************/
6905 #define RTC_BKP12R 0xFFFFFFFFU
6906 
6907 /******************** Bits definition for RTC_BKP13R register ***************/
6908 #define RTC_BKP13R 0xFFFFFFFFU
6909 
6910 /******************** Bits definition for RTC_BKP14R register ***************/
6911 #define RTC_BKP14R 0xFFFFFFFFU
6912 
6913 /******************** Bits definition for RTC_BKP15R register ***************/
6914 #define RTC_BKP15R 0xFFFFFFFFU
6915 
6916 /******************** Bits definition for RTC_BKP16R register ***************/
6917 #define RTC_BKP16R 0xFFFFFFFFU
6918 
6919 /******************** Bits definition for RTC_BKP17R register ***************/
6920 #define RTC_BKP17R 0xFFFFFFFFU
6921 
6922 /******************** Bits definition for RTC_BKP18R register ***************/
6923 #define RTC_BKP18R 0xFFFFFFFFU
6924 
6925 /******************** Bits definition for RTC_BKP19R register ***************/
6926 #define RTC_BKP19R 0xFFFFFFFFU
6927 
6928 /******************** Bits definition for RTC_BKP20R register ***************/
6929 #define RTC_BKP20R 0xFFFFFFFFU
6930 
6931 /******************** Bits definition for RTC_BKP21R register ***************/
6932 #define RTC_BKP21R 0xFFFFFFFFU
6933 
6934 /******************** Bits definition for RTC_BKP22R register ***************/
6935 #define RTC_BKP22R 0xFFFFFFFFU
6936 
6937 /******************** Bits definition for RTC_BKP23R register ***************/
6938 #define RTC_BKP23R 0xFFFFFFFFU
6939 
6940 /******************** Bits definition for RTC_BKP24R register ***************/
6941 #define RTC_BKP24R 0xFFFFFFFFU
6942 
6943 /******************** Bits definition for RTC_BKP25R register ***************/
6944 #define RTC_BKP25R 0xFFFFFFFFU
6945 
6946 /******************** Bits definition for RTC_BKP26R register ***************/
6947 #define RTC_BKP26R 0xFFFFFFFFU
6948 
6949 /******************** Bits definition for RTC_BKP27R register ***************/
6950 #define RTC_BKP27R 0xFFFFFFFFU
6951 
6952 /******************** Bits definition for RTC_BKP28R register ***************/
6953 #define RTC_BKP28R 0xFFFFFFFFU
6954 
6955 /******************** Bits definition for RTC_BKP29R register ***************/
6956 #define RTC_BKP29R 0xFFFFFFFFU
6957 
6958 /******************** Bits definition for RTC_BKP30R register ***************/
6959 #define RTC_BKP30R 0xFFFFFFFFU
6960 
6961 /******************** Bits definition for RTC_BKP31R register ***************/
6962 #define RTC_BKP31R 0xFFFFFFFFU
6963 
6964 /******************** Number of backup registers ******************************/
6965 #define RTC_BKP_NUMBER 0x00000020U
6966 
6967 
6968 /******************************************************************************/
6969 /* */
6970 /* Serial Audio Interface */
6971 /* */
6972 /******************************************************************************/
6973 /******************** Bit definition for SAI_GCR register *******************/
6974 #define SAI_GCR_SYNCIN 0x00000003U
6975 #define SAI_GCR_SYNCIN_0 0x00000001U
6976 #define SAI_GCR_SYNCIN_1 0x00000002U
6978 #define SAI_GCR_SYNCOUT 0x00000030U
6979 #define SAI_GCR_SYNCOUT_0 0x00000010U
6980 #define SAI_GCR_SYNCOUT_1 0x00000020U
6982 /******************* Bit definition for SAI_xCR1 register *******************/
6983 #define SAI_xCR1_MODE 0x00000003U
6984 #define SAI_xCR1_MODE_0 0x00000001U
6985 #define SAI_xCR1_MODE_1 0x00000002U
6987 #define SAI_xCR1_PRTCFG 0x0000000CU
6988 #define SAI_xCR1_PRTCFG_0 0x00000004U
6989 #define SAI_xCR1_PRTCFG_1 0x00000008U
6991 #define SAI_xCR1_DS 0x000000E0U
6992 #define SAI_xCR1_DS_0 0x00000020U
6993 #define SAI_xCR1_DS_1 0x00000040U
6994 #define SAI_xCR1_DS_2 0x00000080U
6996 #define SAI_xCR1_LSBFIRST 0x00000100U
6997 #define SAI_xCR1_CKSTR 0x00000200U
6999 #define SAI_xCR1_SYNCEN 0x00000C00U
7000 #define SAI_xCR1_SYNCEN_0 0x00000400U
7001 #define SAI_xCR1_SYNCEN_1 0x00000800U
7003 #define SAI_xCR1_MONO 0x00001000U
7004 #define SAI_xCR1_OUTDRIV 0x00002000U
7005 #define SAI_xCR1_SAIEN 0x00010000U
7006 #define SAI_xCR1_DMAEN 0x00020000U
7007 #define SAI_xCR1_NODIV 0x00080000U
7009 #define SAI_xCR1_MCKDIV 0x00F00000U
7010 #define SAI_xCR1_MCKDIV_0 0x00100000U
7011 #define SAI_xCR1_MCKDIV_1 0x00200000U
7012 #define SAI_xCR1_MCKDIV_2 0x00400000U
7013 #define SAI_xCR1_MCKDIV_3 0x00800000U
7015 /******************* Bit definition for SAI_xCR2 register *******************/
7016 #define SAI_xCR2_FTH 0x00000007U
7017 #define SAI_xCR2_FTH_0 0x00000001U
7018 #define SAI_xCR2_FTH_1 0x00000002U
7019 #define SAI_xCR2_FTH_2 0x00000004U
7021 #define SAI_xCR2_FFLUSH 0x00000008U
7022 #define SAI_xCR2_TRIS 0x00000010U
7023 #define SAI_xCR2_MUTE 0x00000020U
7024 #define SAI_xCR2_MUTEVAL 0x00000040U
7026 #define SAI_xCR2_MUTECNT 0x00001F80U
7027 #define SAI_xCR2_MUTECNT_0 0x00000080U
7028 #define SAI_xCR2_MUTECNT_1 0x00000100U
7029 #define SAI_xCR2_MUTECNT_2 0x00000200U
7030 #define SAI_xCR2_MUTECNT_3 0x00000400U
7031 #define SAI_xCR2_MUTECNT_4 0x00000800U
7032 #define SAI_xCR2_MUTECNT_5 0x00001000U
7034 #define SAI_xCR2_CPL 0x00002000U
7036 #define SAI_xCR2_COMP 0x0000C000U
7037 #define SAI_xCR2_COMP_0 0x00004000U
7038 #define SAI_xCR2_COMP_1 0x00008000U
7040 /****************** Bit definition for SAI_xFRCR register *******************/
7041 #define SAI_xFRCR_FRL 0x000000FFU
7042 #define SAI_xFRCR_FRL_0 0x00000001U
7043 #define SAI_xFRCR_FRL_1 0x00000002U
7044 #define SAI_xFRCR_FRL_2 0x00000004U
7045 #define SAI_xFRCR_FRL_3 0x00000008U
7046 #define SAI_xFRCR_FRL_4 0x00000010U
7047 #define SAI_xFRCR_FRL_5 0x00000020U
7048 #define SAI_xFRCR_FRL_6 0x00000040U
7049 #define SAI_xFRCR_FRL_7 0x00000080U
7051 #define SAI_xFRCR_FSALL 0x00007F00U
7052 #define SAI_xFRCR_FSALL_0 0x00000100U
7053 #define SAI_xFRCR_FSALL_1 0x00000200U
7054 #define SAI_xFRCR_FSALL_2 0x00000400U
7055 #define SAI_xFRCR_FSALL_3 0x00000800U
7056 #define SAI_xFRCR_FSALL_4 0x00001000U
7057 #define SAI_xFRCR_FSALL_5 0x00002000U
7058 #define SAI_xFRCR_FSALL_6 0x00004000U
7060 #define SAI_xFRCR_FSDEF 0x00010000U
7061 #define SAI_xFRCR_FSPOL 0x00020000U
7062 #define SAI_xFRCR_FSOFF 0x00040000U
7064 /* Legacy define */
7065 #define SAI_xFRCR_FSPO SAI_xFRCR_FSPOL
7066 
7067 /****************** Bit definition for SAI_xSLOTR register *******************/
7068 #define SAI_xSLOTR_FBOFF 0x0000001FU
7069 #define SAI_xSLOTR_FBOFF_0 0x00000001U
7070 #define SAI_xSLOTR_FBOFF_1 0x00000002U
7071 #define SAI_xSLOTR_FBOFF_2 0x00000004U
7072 #define SAI_xSLOTR_FBOFF_3 0x00000008U
7073 #define SAI_xSLOTR_FBOFF_4 0x00000010U
7075 #define SAI_xSLOTR_SLOTSZ 0x000000C0U
7076 #define SAI_xSLOTR_SLOTSZ_0 0x00000040U
7077 #define SAI_xSLOTR_SLOTSZ_1 0x00000080U
7079 #define SAI_xSLOTR_NBSLOT 0x00000F00U
7080 #define SAI_xSLOTR_NBSLOT_0 0x00000100U
7081 #define SAI_xSLOTR_NBSLOT_1 0x00000200U
7082 #define SAI_xSLOTR_NBSLOT_2 0x00000400U
7083 #define SAI_xSLOTR_NBSLOT_3 0x00000800U
7085 #define SAI_xSLOTR_SLOTEN 0xFFFF0000U
7087 /******************* Bit definition for SAI_xIMR register *******************/
7088 #define SAI_xIMR_OVRUDRIE 0x00000001U
7089 #define SAI_xIMR_MUTEDETIE 0x00000002U
7090 #define SAI_xIMR_WCKCFGIE 0x00000004U
7091 #define SAI_xIMR_FREQIE 0x00000008U
7092 #define SAI_xIMR_CNRDYIE 0x00000010U
7093 #define SAI_xIMR_AFSDETIE 0x00000020U
7094 #define SAI_xIMR_LFSDETIE 0x00000040U
7096 /******************** Bit definition for SAI_xSR register *******************/
7097 #define SAI_xSR_OVRUDR 0x00000001U
7098 #define SAI_xSR_MUTEDET 0x00000002U
7099 #define SAI_xSR_WCKCFG 0x00000004U
7100 #define SAI_xSR_FREQ 0x00000008U
7101 #define SAI_xSR_CNRDY 0x00000010U
7102 #define SAI_xSR_AFSDET 0x00000020U
7103 #define SAI_xSR_LFSDET 0x00000040U
7105 #define SAI_xSR_FLVL 0x00070000U
7106 #define SAI_xSR_FLVL_0 0x00010000U
7107 #define SAI_xSR_FLVL_1 0x00020000U
7108 #define SAI_xSR_FLVL_2 0x00040000U
7110 /****************** Bit definition for SAI_xCLRFR register ******************/
7111 #define SAI_xCLRFR_COVRUDR 0x00000001U
7112 #define SAI_xCLRFR_CMUTEDET 0x00000002U
7113 #define SAI_xCLRFR_CWCKCFG 0x00000004U
7114 #define SAI_xCLRFR_CFREQ 0x00000008U
7115 #define SAI_xCLRFR_CCNRDY 0x00000010U
7116 #define SAI_xCLRFR_CAFSDET 0x00000020U
7117 #define SAI_xCLRFR_CLFSDET 0x00000040U
7119 /****************** Bit definition for SAI_xDR register *********************/
7120 #define SAI_xDR_DATA 0xFFFFFFFFU
7121 
7122 /******************************************************************************/
7123 /* */
7124 /* SPDIF-RX Interface */
7125 /* */
7126 /******************************************************************************/
7127 /******************** Bit definition for SPDIF_CR register *******************/
7128 #define SPDIFRX_CR_SPDIFEN 0x00000003U
7129 #define SPDIFRX_CR_RXDMAEN 0x00000004U
7130 #define SPDIFRX_CR_RXSTEO 0x00000008U
7131 #define SPDIFRX_CR_DRFMT 0x00000030U
7132 #define SPDIFRX_CR_PMSK 0x00000040U
7133 #define SPDIFRX_CR_VMSK 0x00000080U
7134 #define SPDIFRX_CR_CUMSK 0x00000100U
7135 #define SPDIFRX_CR_PTMSK 0x00000200U
7136 #define SPDIFRX_CR_CBDMAEN 0x00000400U
7137 #define SPDIFRX_CR_CHSEL 0x00000800U
7138 #define SPDIFRX_CR_NBTR 0x00003000U
7139 #define SPDIFRX_CR_WFA 0x00004000U
7140 #define SPDIFRX_CR_INSEL 0x00070000U
7142 /******************* Bit definition for SPDIFRX_IMR register *******************/
7143 #define SPDIFRX_IMR_RXNEIE 0x00000001U
7144 #define SPDIFRX_IMR_CSRNEIE 0x00000002U
7145 #define SPDIFRX_IMR_PERRIE 0x00000004U
7146 #define SPDIFRX_IMR_OVRIE 0x00000008U
7147 #define SPDIFRX_IMR_SBLKIE 0x00000010U
7148 #define SPDIFRX_IMR_SYNCDIE 0x00000020U
7149 #define SPDIFRX_IMR_IFEIE 0x00000040U
7151 /******************* Bit definition for SPDIFRX_SR register *******************/
7152 #define SPDIFRX_SR_RXNE 0x00000001U
7153 #define SPDIFRX_SR_CSRNE 0x00000002U
7154 #define SPDIFRX_SR_PERR 0x00000004U
7155 #define SPDIFRX_SR_OVR 0x00000008U
7156 #define SPDIFRX_SR_SBD 0x00000010U
7157 #define SPDIFRX_SR_SYNCD 0x00000020U
7158 #define SPDIFRX_SR_FERR 0x00000040U
7159 #define SPDIFRX_SR_SERR 0x00000080U
7160 #define SPDIFRX_SR_TERR 0x00000100U
7161 #define SPDIFRX_SR_WIDTH5 0x7FFF0000U
7163 /******************* Bit definition for SPDIFRX_IFCR register *******************/
7164 #define SPDIFRX_IFCR_PERRCF 0x00000004U
7165 #define SPDIFRX_IFCR_OVRCF 0x00000008U
7166 #define SPDIFRX_IFCR_SBDCF 0x00000010U
7167 #define SPDIFRX_IFCR_SYNCDCF 0x00000020U
7169 /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b00 case) *******************/
7170 #define SPDIFRX_DR0_DR 0x00FFFFFFU
7171 #define SPDIFRX_DR0_PE 0x01000000U
7172 #define SPDIFRX_DR0_V 0x02000000U
7173 #define SPDIFRX_DR0_U 0x04000000U
7174 #define SPDIFRX_DR0_C 0x08000000U
7175 #define SPDIFRX_DR0_PT 0x30000000U
7177 /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b01 case) *******************/
7178 #define SPDIFRX_DR1_DR 0xFFFFFF00U
7179 #define SPDIFRX_DR1_PT 0x00000030U
7180 #define SPDIFRX_DR1_C 0x00000008U
7181 #define SPDIFRX_DR1_U 0x00000004U
7182 #define SPDIFRX_DR1_V 0x00000002U
7183 #define SPDIFRX_DR1_PE 0x00000001U
7185 /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b10 case) *******************/
7186 #define SPDIFRX_DR1_DRNL1 0xFFFF0000U
7187 #define SPDIFRX_DR1_DRNL2 0x0000FFFFU
7189 /******************* Bit definition for SPDIFRX_CSR register *******************/
7190 #define SPDIFRX_CSR_USR 0x0000FFFFU
7191 #define SPDIFRX_CSR_CS 0x00FF0000U
7192 #define SPDIFRX_CSR_SOB 0x01000000U
7194 /******************* Bit definition for SPDIFRX_DIR register *******************/
7195 #define SPDIFRX_DIR_THI 0x000013FFU
7196 #define SPDIFRX_DIR_TLO 0x1FFF0000U
7199 /******************************************************************************/
7200 /* */
7201 /* SD host Interface */
7202 /* */
7203 /******************************************************************************/
7204 /****************** Bit definition for SDMMC_POWER register ******************/
7205 #define SDMMC_POWER_PWRCTRL 0x03U
7206 #define SDMMC_POWER_PWRCTRL_0 0x01U
7207 #define SDMMC_POWER_PWRCTRL_1 0x02U
7209 /****************** Bit definition for SDMMC_CLKCR register ******************/
7210 #define SDMMC_CLKCR_CLKDIV 0x00FFU
7211 #define SDMMC_CLKCR_CLKEN 0x0100U
7212 #define SDMMC_CLKCR_PWRSAV 0x0200U
7213 #define SDMMC_CLKCR_BYPASS 0x0400U
7215 #define SDMMC_CLKCR_WIDBUS 0x1800U
7216 #define SDMMC_CLKCR_WIDBUS_0 0x0800U
7217 #define SDMMC_CLKCR_WIDBUS_1 0x1000U
7219 #define SDMMC_CLKCR_NEGEDGE 0x2000U
7220 #define SDMMC_CLKCR_HWFC_EN 0x4000U
7222 /******************* Bit definition for SDMMC_ARG register *******************/
7223 #define SDMMC_ARG_CMDARG 0xFFFFFFFFU
7225 /******************* Bit definition for SDMMC_CMD register *******************/
7226 #define SDMMC_CMD_CMDINDEX 0x003FU
7228 #define SDMMC_CMD_WAITRESP 0x00C0U
7229 #define SDMMC_CMD_WAITRESP_0 0x0040U
7230 #define SDMMC_CMD_WAITRESP_1 0x0080U
7232 #define SDMMC_CMD_WAITINT 0x0100U
7233 #define SDMMC_CMD_WAITPEND 0x0200U
7234 #define SDMMC_CMD_CPSMEN 0x0400U
7235 #define SDMMC_CMD_SDIOSUSPEND 0x0800U
7237 /***************** Bit definition for SDMMC_RESPCMD register *****************/
7238 #define SDMMC_RESPCMD_RESPCMD 0x3FU
7240 /****************** Bit definition for SDMMC_RESP0 register ******************/
7241 #define SDMMC_RESP0_CARDSTATUS0 0xFFFFFFFFU
7243 /****************** Bit definition for SDMMC_RESP1 register ******************/
7244 #define SDMMC_RESP1_CARDSTATUS1 0xFFFFFFFFU
7246 /****************** Bit definition for SDMMC_RESP2 register ******************/
7247 #define SDMMC_RESP2_CARDSTATUS2 0xFFFFFFFFU
7249 /****************** Bit definition for SDMMC_RESP3 register ******************/
7250 #define SDMMC_RESP3_CARDSTATUS3 0xFFFFFFFFU
7252 /****************** Bit definition for SDMMC_RESP4 register ******************/
7253 #define SDMMC_RESP4_CARDSTATUS4 0xFFFFFFFFU
7255 /****************** Bit definition for SDMMC_DTIMER register *****************/
7256 #define SDMMC_DTIMER_DATATIME 0xFFFFFFFFU
7258 /****************** Bit definition for SDMMC_DLEN register *******************/
7259 #define SDMMC_DLEN_DATALENGTH 0x01FFFFFFU
7261 /****************** Bit definition for SDMMC_DCTRL register ******************/
7262 #define SDMMC_DCTRL_DTEN 0x0001U
7263 #define SDMMC_DCTRL_DTDIR 0x0002U
7264 #define SDMMC_DCTRL_DTMODE 0x0004U
7265 #define SDMMC_DCTRL_DMAEN 0x0008U
7267 #define SDMMC_DCTRL_DBLOCKSIZE 0x00F0U
7268 #define SDMMC_DCTRL_DBLOCKSIZE_0 0x0010U
7269 #define SDMMC_DCTRL_DBLOCKSIZE_1 0x0020U
7270 #define SDMMC_DCTRL_DBLOCKSIZE_2 0x0040U
7271 #define SDMMC_DCTRL_DBLOCKSIZE_3 0x0080U
7273 #define SDMMC_DCTRL_RWSTART 0x0100U
7274 #define SDMMC_DCTRL_RWSTOP 0x0200U
7275 #define SDMMC_DCTRL_RWMOD 0x0400U
7276 #define SDMMC_DCTRL_SDIOEN 0x0800U
7278 /****************** Bit definition for SDMMC_DCOUNT register *****************/
7279 #define SDMMC_DCOUNT_DATACOUNT 0x01FFFFFFU
7281 /****************** Bit definition for SDMMC_STA registe ********************/
7282 #define SDMMC_STA_CCRCFAIL 0x00000001U
7283 #define SDMMC_STA_DCRCFAIL 0x00000002U
7284 #define SDMMC_STA_CTIMEOUT 0x00000004U
7285 #define SDMMC_STA_DTIMEOUT 0x00000008U
7286 #define SDMMC_STA_TXUNDERR 0x00000010U
7287 #define SDMMC_STA_RXOVERR 0x00000020U
7288 #define SDMMC_STA_CMDREND 0x00000040U
7289 #define SDMMC_STA_CMDSENT 0x00000080U
7290 #define SDMMC_STA_DATAEND 0x00000100U
7291 #define SDMMC_STA_DBCKEND 0x00000400U
7292 #define SDMMC_STA_CMDACT 0x00000800U
7293 #define SDMMC_STA_TXACT 0x00001000U
7294 #define SDMMC_STA_RXACT 0x00002000U
7295 #define SDMMC_STA_TXFIFOHE 0x00004000U
7296 #define SDMMC_STA_RXFIFOHF 0x00008000U
7297 #define SDMMC_STA_TXFIFOF 0x00010000U
7298 #define SDMMC_STA_RXFIFOF 0x00020000U
7299 #define SDMMC_STA_TXFIFOE 0x00040000U
7300 #define SDMMC_STA_RXFIFOE 0x00080000U
7301 #define SDMMC_STA_TXDAVL 0x00100000U
7302 #define SDMMC_STA_RXDAVL 0x00200000U
7303 #define SDMMC_STA_SDIOIT 0x00400000U
7305 /******************* Bit definition for SDMMC_ICR register *******************/
7306 #define SDMMC_ICR_CCRCFAILC 0x00000001U
7307 #define SDMMC_ICR_DCRCFAILC 0x00000002U
7308 #define SDMMC_ICR_CTIMEOUTC 0x00000004U
7309 #define SDMMC_ICR_DTIMEOUTC 0x00000008U
7310 #define SDMMC_ICR_TXUNDERRC 0x00000010U
7311 #define SDMMC_ICR_RXOVERRC 0x00000020U
7312 #define SDMMC_ICR_CMDRENDC 0x00000040U
7313 #define SDMMC_ICR_CMDSENTC 0x00000080U
7314 #define SDMMC_ICR_DATAENDC 0x00000100U
7315 #define SDMMC_ICR_DBCKENDC 0x00000400U
7316 #define SDMMC_ICR_SDIOITC 0x00400000U
7318 /****************** Bit definition for SDMMC_MASK register *******************/
7319 #define SDMMC_MASK_CCRCFAILIE 0x00000001U
7320 #define SDMMC_MASK_DCRCFAILIE 0x00000002U
7321 #define SDMMC_MASK_CTIMEOUTIE 0x00000004U
7322 #define SDMMC_MASK_DTIMEOUTIE 0x00000008U
7323 #define SDMMC_MASK_TXUNDERRIE 0x00000010U
7324 #define SDMMC_MASK_RXOVERRIE 0x00000020U
7325 #define SDMMC_MASK_CMDRENDIE 0x00000040U
7326 #define SDMMC_MASK_CMDSENTIE 0x00000080U
7327 #define SDMMC_MASK_DATAENDIE 0x00000100U
7328 #define SDMMC_MASK_DBCKENDIE 0x00000400U
7329 #define SDMMC_MASK_CMDACTIE 0x00000800U
7330 #define SDMMC_MASK_TXACTIE 0x00001000U
7331 #define SDMMC_MASK_RXACTIE 0x00002000U
7332 #define SDMMC_MASK_TXFIFOHEIE 0x00004000U
7333 #define SDMMC_MASK_RXFIFOHFIE 0x00008000U
7334 #define SDMMC_MASK_TXFIFOFIE 0x00010000U
7335 #define SDMMC_MASK_RXFIFOFIE 0x00020000U
7336 #define SDMMC_MASK_TXFIFOEIE 0x00040000U
7337 #define SDMMC_MASK_RXFIFOEIE 0x00080000U
7338 #define SDMMC_MASK_TXDAVLIE 0x00100000U
7339 #define SDMMC_MASK_RXDAVLIE 0x00200000U
7340 #define SDMMC_MASK_SDIOITIE 0x00400000U
7342 /***************** Bit definition for SDMMC_FIFOCNT register *****************/
7343 #define SDMMC_FIFOCNT_FIFOCOUNT 0x00FFFFFFU
7345 /****************** Bit definition for SDMMC_FIFO register *******************/
7346 #define SDMMC_FIFO_FIFODATA 0xFFFFFFFFU
7348 /******************************************************************************/
7349 /* */
7350 /* Serial Peripheral Interface (SPI) */
7351 /* */
7352 /******************************************************************************/
7353 /******************* Bit definition for SPI_CR1 register ********************/
7354 #define SPI_CR1_CPHA 0x00000001U
7355 #define SPI_CR1_CPOL 0x00000002U
7356 #define SPI_CR1_MSTR 0x00000004U
7357 #define SPI_CR1_BR 0x00000038U
7358 #define SPI_CR1_BR_0 0x00000008U
7359 #define SPI_CR1_BR_1 0x00000010U
7360 #define SPI_CR1_BR_2 0x00000020U
7361 #define SPI_CR1_SPE 0x00000040U
7362 #define SPI_CR1_LSBFIRST 0x00000080U
7363 #define SPI_CR1_SSI 0x00000100U
7364 #define SPI_CR1_SSM 0x00000200U
7365 #define SPI_CR1_RXONLY 0x00000400U
7366 #define SPI_CR1_CRCL 0x00000800U
7367 #define SPI_CR1_CRCNEXT 0x00001000U
7368 #define SPI_CR1_CRCEN 0x00002000U
7369 #define SPI_CR1_BIDIOE 0x00004000U
7370 #define SPI_CR1_BIDIMODE 0x00008000U
7372 /******************* Bit definition for SPI_CR2 register ********************/
7373 #define SPI_CR2_RXDMAEN 0x00000001U
7374 #define SPI_CR2_TXDMAEN 0x00000002U
7375 #define SPI_CR2_SSOE 0x00000004U
7376 #define SPI_CR2_NSSP 0x00000008U
7377 #define SPI_CR2_FRF 0x00000010U
7378 #define SPI_CR2_ERRIE 0x00000020U
7379 #define SPI_CR2_RXNEIE 0x00000040U
7380 #define SPI_CR2_TXEIE 0x00000080U
7381 #define SPI_CR2_DS 0x00000F00U
7382 #define SPI_CR2_DS_0 0x00000100U
7383 #define SPI_CR2_DS_1 0x00000200U
7384 #define SPI_CR2_DS_2 0x00000400U
7385 #define SPI_CR2_DS_3 0x00000800U
7386 #define SPI_CR2_FRXTH 0x00001000U
7387 #define SPI_CR2_LDMARX 0x00002000U
7388 #define SPI_CR2_LDMATX 0x00004000U
7390 /******************** Bit definition for SPI_SR register ********************/
7391 #define SPI_SR_RXNE 0x00000001U
7392 #define SPI_SR_TXE 0x00000002U
7393 #define SPI_SR_CHSIDE 0x00000004U
7394 #define SPI_SR_UDR 0x00000008U
7395 #define SPI_SR_CRCERR 0x00000010U
7396 #define SPI_SR_MODF 0x00000020U
7397 #define SPI_SR_OVR 0x00000040U
7398 #define SPI_SR_BSY 0x00000080U
7399 #define SPI_SR_FRE 0x00000100U
7400 #define SPI_SR_FRLVL 0x00000600U
7401 #define SPI_SR_FRLVL_0 0x00000200U
7402 #define SPI_SR_FRLVL_1 0x00000400U
7403 #define SPI_SR_FTLVL 0x00001800U
7404 #define SPI_SR_FTLVL_0 0x00000800U
7405 #define SPI_SR_FTLVL_1 0x00001000U
7407 /******************** Bit definition for SPI_DR register ********************/
7408 #define SPI_DR_DR 0xFFFFU
7410 /******************* Bit definition for SPI_CRCPR register ******************/
7411 #define SPI_CRCPR_CRCPOLY 0xFFFFU
7413 /****************** Bit definition for SPI_RXCRCR register ******************/
7414 #define SPI_RXCRCR_RXCRC 0xFFFFU
7416 /****************** Bit definition for SPI_TXCRCR register ******************/
7417 #define SPI_TXCRCR_TXCRC 0xFFFFU
7419 /****************** Bit definition for SPI_I2SCFGR register *****************/
7420 #define SPI_I2SCFGR_CHLEN 0x00000001U
7421 #define SPI_I2SCFGR_DATLEN 0x00000006U
7422 #define SPI_I2SCFGR_DATLEN_0 0x00000002U
7423 #define SPI_I2SCFGR_DATLEN_1 0x00000004U
7424 #define SPI_I2SCFGR_CKPOL 0x00000008U
7425 #define SPI_I2SCFGR_I2SSTD 0x00000030U
7426 #define SPI_I2SCFGR_I2SSTD_0 0x00000010U
7427 #define SPI_I2SCFGR_I2SSTD_1 0x00000020U
7428 #define SPI_I2SCFGR_PCMSYNC 0x00000080U
7429 #define SPI_I2SCFGR_I2SCFG 0x00000300U
7430 #define SPI_I2SCFGR_I2SCFG_0 0x00000100U
7431 #define SPI_I2SCFGR_I2SCFG_1 0x00000200U
7432 #define SPI_I2SCFGR_I2SE 0x00000400U
7433 #define SPI_I2SCFGR_I2SMOD 0x00000800U
7434 #define SPI_I2SCFGR_ASTRTEN 0x00001000U
7436 /****************** Bit definition for SPI_I2SPR register *******************/
7437 #define SPI_I2SPR_I2SDIV 0x00FFU
7438 #define SPI_I2SPR_ODD 0x0100U
7439 #define SPI_I2SPR_MCKOE 0x0200U
7442 /******************************************************************************/
7443 /* */
7444 /* SYSCFG */
7445 /* */
7446 /******************************************************************************/
7447 /****************** Bit definition for SYSCFG_MEMRMP register ***************/
7448 #define SYSCFG_MEMRMP_MEM_BOOT 0x00000001U
7450 #define SYSCFG_MEMRMP_SWP_FB 0x00000100U
7452 #define SYSCFG_MEMRMP_SWP_FMC 0x00000C00U
7453 #define SYSCFG_MEMRMP_SWP_FMC_0 0x00000400U
7454 #define SYSCFG_MEMRMP_SWP_FMC_1 0x00000800U
7455 
7456 /****************** Bit definition for SYSCFG_PMC register ******************/
7457 #define SYSCFG_PMC_I2C1_FMP 0x00000001U
7458 #define SYSCFG_PMC_I2C2_FMP 0x00000002U
7459 #define SYSCFG_PMC_I2C3_FMP 0x00000004U
7460 #define SYSCFG_PMC_I2C4_FMP 0x00000008U
7461 #define SYSCFG_PMC_I2C_PB6_FMP 0x00000010U
7462 #define SYSCFG_PMC_I2C_PB7_FMP 0x00000020U
7463 #define SYSCFG_PMC_I2C_PB8_FMP 0x00000040U
7464 #define SYSCFG_PMC_I2C_PB9_FMP 0x00000080U
7466 #define SYSCFG_PMC_ADCxDC2 0x00070000U
7467 #define SYSCFG_PMC_ADC1DC2 0x00010000U
7468 #define SYSCFG_PMC_ADC2DC2 0x00020000U
7469 #define SYSCFG_PMC_ADC3DC2 0x00040000U
7471 #define SYSCFG_PMC_MII_RMII_SEL 0x00800000U
7473 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
7474 #define SYSCFG_EXTICR1_EXTI0 0x000FU
7475 #define SYSCFG_EXTICR1_EXTI1 0x00F0U
7476 #define SYSCFG_EXTICR1_EXTI2 0x0F00U
7477 #define SYSCFG_EXTICR1_EXTI3 0xF000U
7481 #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U
7482 #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U
7483 #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U
7484 #define SYSCFG_EXTICR1_EXTI0_PD 0x0003U
7485 #define SYSCFG_EXTICR1_EXTI0_PE 0x0004U
7486 #define SYSCFG_EXTICR1_EXTI0_PF 0x0005U
7487 #define SYSCFG_EXTICR1_EXTI0_PG 0x0006U
7488 #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U
7489 #define SYSCFG_EXTICR1_EXTI0_PI 0x0008U
7490 #define SYSCFG_EXTICR1_EXTI0_PJ 0x0009U
7491 #define SYSCFG_EXTICR1_EXTI0_PK 0x000AU
7496 #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U
7497 #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U
7498 #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U
7499 #define SYSCFG_EXTICR1_EXTI1_PD 0x0030U
7500 #define SYSCFG_EXTICR1_EXTI1_PE 0x0040U
7501 #define SYSCFG_EXTICR1_EXTI1_PF 0x0050U
7502 #define SYSCFG_EXTICR1_EXTI1_PG 0x0060U
7503 #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U
7504 #define SYSCFG_EXTICR1_EXTI1_PI 0x0080U
7505 #define SYSCFG_EXTICR1_EXTI1_PJ 0x0090U
7506 #define SYSCFG_EXTICR1_EXTI1_PK 0x00A0U
7511 #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U
7512 #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U
7513 #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U
7514 #define SYSCFG_EXTICR1_EXTI2_PD 0x0300U
7515 #define SYSCFG_EXTICR1_EXTI2_PE 0x0400U
7516 #define SYSCFG_EXTICR1_EXTI2_PF 0x0500U
7517 #define SYSCFG_EXTICR1_EXTI2_PG 0x0600U
7518 #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U
7519 #define SYSCFG_EXTICR1_EXTI2_PI 0x0800U
7520 #define SYSCFG_EXTICR1_EXTI2_PJ 0x0900U
7521 #define SYSCFG_EXTICR1_EXTI2_PK 0x0A00U
7526 #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U
7527 #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U
7528 #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U
7529 #define SYSCFG_EXTICR1_EXTI3_PD 0x3000U
7530 #define SYSCFG_EXTICR1_EXTI3_PE 0x4000U
7531 #define SYSCFG_EXTICR1_EXTI3_PF 0x5000U
7532 #define SYSCFG_EXTICR1_EXTI3_PG 0x6000U
7533 #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U
7534 #define SYSCFG_EXTICR1_EXTI3_PI 0x8000U
7535 #define SYSCFG_EXTICR1_EXTI3_PJ 0x9000U
7536 #define SYSCFG_EXTICR1_EXTI3_PK 0xA000U
7538 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
7539 #define SYSCFG_EXTICR2_EXTI4 0x000FU
7540 #define SYSCFG_EXTICR2_EXTI5 0x00F0U
7541 #define SYSCFG_EXTICR2_EXTI6 0x0F00U
7542 #define SYSCFG_EXTICR2_EXTI7 0xF000U
7546 #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U
7547 #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U
7548 #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U
7549 #define SYSCFG_EXTICR2_EXTI4_PD 0x0003U
7550 #define SYSCFG_EXTICR2_EXTI4_PE 0x0004U
7551 #define SYSCFG_EXTICR2_EXTI4_PF 0x0005U
7552 #define SYSCFG_EXTICR2_EXTI4_PG 0x0006U
7553 #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U
7554 #define SYSCFG_EXTICR2_EXTI4_PI 0x0008U
7555 #define SYSCFG_EXTICR2_EXTI4_PJ 0x0009U
7556 #define SYSCFG_EXTICR2_EXTI4_PK 0x000AU
7561 #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U
7562 #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U
7563 #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U
7564 #define SYSCFG_EXTICR2_EXTI5_PD 0x0030U
7565 #define SYSCFG_EXTICR2_EXTI5_PE 0x0040U
7566 #define SYSCFG_EXTICR2_EXTI5_PF 0x0050U
7567 #define SYSCFG_EXTICR2_EXTI5_PG 0x0060U
7568 #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U
7569 #define SYSCFG_EXTICR2_EXTI5_PI 0x0080U
7570 #define SYSCFG_EXTICR2_EXTI5_PJ 0x0090U
7571 #define SYSCFG_EXTICR2_EXTI5_PK 0x00A0U
7576 #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U
7577 #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U
7578 #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U
7579 #define SYSCFG_EXTICR2_EXTI6_PD 0x0300U
7580 #define SYSCFG_EXTICR2_EXTI6_PE 0x0400U
7581 #define SYSCFG_EXTICR2_EXTI6_PF 0x0500U
7582 #define SYSCFG_EXTICR2_EXTI6_PG 0x0600U
7583 #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U
7584 #define SYSCFG_EXTICR2_EXTI6_PI 0x0800U
7585 #define SYSCFG_EXTICR2_EXTI6_PJ 0x0900U
7586 #define SYSCFG_EXTICR2_EXTI6_PK 0x0A00U
7591 #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U
7592 #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U
7593 #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U
7594 #define SYSCFG_EXTICR2_EXTI7_PD 0x3000U
7595 #define SYSCFG_EXTICR2_EXTI7_PE 0x4000U
7596 #define SYSCFG_EXTICR2_EXTI7_PF 0x5000U
7597 #define SYSCFG_EXTICR2_EXTI7_PG 0x6000U
7598 #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U
7599 #define SYSCFG_EXTICR2_EXTI7_PI 0x8000U
7600 #define SYSCFG_EXTICR2_EXTI7_PJ 0x9000U
7601 #define SYSCFG_EXTICR2_EXTI7_PK 0xA000U
7603 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
7604 #define SYSCFG_EXTICR3_EXTI8 0x000FU
7605 #define SYSCFG_EXTICR3_EXTI9 0x00F0U
7606 #define SYSCFG_EXTICR3_EXTI10 0x0F00U
7607 #define SYSCFG_EXTICR3_EXTI11 0xF000U
7612 #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U
7613 #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U
7614 #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U
7615 #define SYSCFG_EXTICR3_EXTI8_PD 0x0003U
7616 #define SYSCFG_EXTICR3_EXTI8_PE 0x0004U
7617 #define SYSCFG_EXTICR3_EXTI8_PF 0x0005U
7618 #define SYSCFG_EXTICR3_EXTI8_PG 0x0006U
7619 #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U
7620 #define SYSCFG_EXTICR3_EXTI8_PI 0x0008U
7621 #define SYSCFG_EXTICR3_EXTI8_PJ 0x0009U
7626 #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U
7627 #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U
7628 #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U
7629 #define SYSCFG_EXTICR3_EXTI9_PD 0x0030U
7630 #define SYSCFG_EXTICR3_EXTI9_PE 0x0040U
7631 #define SYSCFG_EXTICR3_EXTI9_PF 0x0050U
7632 #define SYSCFG_EXTICR3_EXTI9_PG 0x0060U
7633 #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U
7634 #define SYSCFG_EXTICR3_EXTI9_PI 0x0080U
7635 #define SYSCFG_EXTICR3_EXTI9_PJ 0x0090U
7640 #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U
7641 #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U
7642 #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U
7643 #define SYSCFG_EXTICR3_EXTI10_PD 0x0300U
7644 #define SYSCFG_EXTICR3_EXTI10_PE 0x0400U
7645 #define SYSCFG_EXTICR3_EXTI10_PF 0x0500U
7646 #define SYSCFG_EXTICR3_EXTI10_PG 0x0600U
7647 #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U
7648 #define SYSCFG_EXTICR3_EXTI10_PI 0x0800U
7649 #define SYSCFG_EXTICR3_EXTI10_PJ 0x0900U
7654 #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U
7655 #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U
7656 #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U
7657 #define SYSCFG_EXTICR3_EXTI11_PD 0x3000U
7658 #define SYSCFG_EXTICR3_EXTI11_PE 0x4000U
7659 #define SYSCFG_EXTICR3_EXTI11_PF 0x5000U
7660 #define SYSCFG_EXTICR3_EXTI11_PG 0x6000U
7661 #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U
7662 #define SYSCFG_EXTICR3_EXTI11_PI 0x8000U
7663 #define SYSCFG_EXTICR3_EXTI11_PJ 0x9000U
7666 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
7667 #define SYSCFG_EXTICR4_EXTI12 0x000FU
7668 #define SYSCFG_EXTICR4_EXTI13 0x00F0U
7669 #define SYSCFG_EXTICR4_EXTI14 0x0F00U
7670 #define SYSCFG_EXTICR4_EXTI15 0xF000U
7674 #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U
7675 #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U
7676 #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U
7677 #define SYSCFG_EXTICR4_EXTI12_PD 0x0003U
7678 #define SYSCFG_EXTICR4_EXTI12_PE 0x0004U
7679 #define SYSCFG_EXTICR4_EXTI12_PF 0x0005U
7680 #define SYSCFG_EXTICR4_EXTI12_PG 0x0006U
7681 #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U
7682 #define SYSCFG_EXTICR4_EXTI12_PI 0x0008U
7683 #define SYSCFG_EXTICR4_EXTI12_PJ 0x0009U
7688 #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U
7689 #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U
7690 #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U
7691 #define SYSCFG_EXTICR4_EXTI13_PD 0x0030U
7692 #define SYSCFG_EXTICR4_EXTI13_PE 0x0040U
7693 #define SYSCFG_EXTICR4_EXTI13_PF 0x0050U
7694 #define SYSCFG_EXTICR4_EXTI13_PG 0x0060U
7695 #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U
7696 #define SYSCFG_EXTICR4_EXTI13_PI 0x0080U
7697 #define SYSCFG_EXTICR4_EXTI13_PJ 0x0090U
7702 #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U
7703 #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U
7704 #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U
7705 #define SYSCFG_EXTICR4_EXTI14_PD 0x0300U
7706 #define SYSCFG_EXTICR4_EXTI14_PE 0x0400U
7707 #define SYSCFG_EXTICR4_EXTI14_PF 0x0500U
7708 #define SYSCFG_EXTICR4_EXTI14_PG 0x0600U
7709 #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U
7710 #define SYSCFG_EXTICR4_EXTI14_PI 0x0800U
7711 #define SYSCFG_EXTICR4_EXTI14_PJ 0x0900U
7716 #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U
7717 #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U
7718 #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U
7719 #define SYSCFG_EXTICR4_EXTI15_PD 0x3000U
7720 #define SYSCFG_EXTICR4_EXTI15_PE 0x4000U
7721 #define SYSCFG_EXTICR4_EXTI15_PF 0x5000U
7722 #define SYSCFG_EXTICR4_EXTI15_PG 0x6000U
7723 #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U
7724 #define SYSCFG_EXTICR4_EXTI15_PI 0x8000U
7725 #define SYSCFG_EXTICR4_EXTI15_PJ 0x9000U
7727 /****************** Bit definition for SYSCFG_CBR register ******************/
7728 #define SYSCFG_CBR_CLL 0x00000001U
7729 #define SYSCFG_CBR_PVDL 0x00000004U
7731 /****************** Bit definition for SYSCFG_CMPCR register ****************/
7732 #define SYSCFG_CMPCR_CMP_PD 0x00000001U
7733 #define SYSCFG_CMPCR_READY 0x00000100U
7735 /******************************************************************************/
7736 /* */
7737 /* TIM */
7738 /* */
7739 /******************************************************************************/
7740 /******************* Bit definition for TIM_CR1 register ********************/
7741 #define TIM_CR1_CEN 0x0001U
7742 #define TIM_CR1_UDIS 0x0002U
7743 #define TIM_CR1_URS 0x0004U
7744 #define TIM_CR1_OPM 0x0008U
7745 #define TIM_CR1_DIR 0x0010U
7747 #define TIM_CR1_CMS 0x0060U
7748 #define TIM_CR1_CMS_0 0x0020U
7749 #define TIM_CR1_CMS_1 0x0040U
7751 #define TIM_CR1_ARPE 0x0080U
7753 #define TIM_CR1_CKD 0x0300U
7754 #define TIM_CR1_CKD_0 0x0100U
7755 #define TIM_CR1_CKD_1 0x0200U
7756 #define TIM_CR1_UIFREMAP 0x0800U
7758 /******************* Bit definition for TIM_CR2 register ********************/
7759 #define TIM_CR2_CCPC 0x00000001U
7760 #define TIM_CR2_CCUS 0x00000004U
7761 #define TIM_CR2_CCDS 0x00000008U
7763 #define TIM_CR2_OIS5 0x00010000U
7764 #define TIM_CR2_OIS6 0x00040000U
7766 #define TIM_CR2_MMS 0x0070U
7767 #define TIM_CR2_MMS_0 0x0010U
7768 #define TIM_CR2_MMS_1 0x0020U
7769 #define TIM_CR2_MMS_2 0x0040U
7771 #define TIM_CR2_MMS2 0x00F00000U
7772 #define TIM_CR2_MMS2_0 0x00100000U
7773 #define TIM_CR2_MMS2_1 0x00200000U
7774 #define TIM_CR2_MMS2_2 0x00400000U
7775 #define TIM_CR2_MMS2_3 0x00800000U
7777 #define TIM_CR2_TI1S 0x0080U
7778 #define TIM_CR2_OIS1 0x0100U
7779 #define TIM_CR2_OIS1N 0x0200U
7780 #define TIM_CR2_OIS2 0x0400U
7781 #define TIM_CR2_OIS2N 0x0800U
7782 #define TIM_CR2_OIS3 0x1000U
7783 #define TIM_CR2_OIS3N 0x2000U
7784 #define TIM_CR2_OIS4 0x4000U
7786 /******************* Bit definition for TIM_SMCR register *******************/
7787 #define TIM_SMCR_SMS 0x00010007U
7788 #define TIM_SMCR_SMS_0 0x00000001U
7789 #define TIM_SMCR_SMS_1 0x00000002U
7790 #define TIM_SMCR_SMS_2 0x00000004U
7791 #define TIM_SMCR_SMS_3 0x00010000U
7792 #define TIM_SMCR_OCCS 0x00000008U
7794 #define TIM_SMCR_TS 0x0070U
7795 #define TIM_SMCR_TS_0 0x0010U
7796 #define TIM_SMCR_TS_1 0x0020U
7797 #define TIM_SMCR_TS_2 0x0040U
7799 #define TIM_SMCR_MSM 0x0080U
7801 #define TIM_SMCR_ETF 0x0F00U
7802 #define TIM_SMCR_ETF_0 0x0100U
7803 #define TIM_SMCR_ETF_1 0x0200U
7804 #define TIM_SMCR_ETF_2 0x0400U
7805 #define TIM_SMCR_ETF_3 0x0800U
7807 #define TIM_SMCR_ETPS 0x3000U
7808 #define TIM_SMCR_ETPS_0 0x1000U
7809 #define TIM_SMCR_ETPS_1 0x2000U
7811 #define TIM_SMCR_ECE 0x4000U
7812 #define TIM_SMCR_ETP 0x8000U
7814 /******************* Bit definition for TIM_DIER register *******************/
7815 #define TIM_DIER_UIE 0x0001U
7816 #define TIM_DIER_CC1IE 0x0002U
7817 #define TIM_DIER_CC2IE 0x0004U
7818 #define TIM_DIER_CC3IE 0x0008U
7819 #define TIM_DIER_CC4IE 0x0010U
7820 #define TIM_DIER_COMIE 0x0020U
7821 #define TIM_DIER_TIE 0x0040U
7822 #define TIM_DIER_BIE 0x0080U
7823 #define TIM_DIER_UDE 0x0100U
7824 #define TIM_DIER_CC1DE 0x0200U
7825 #define TIM_DIER_CC2DE 0x0400U
7826 #define TIM_DIER_CC3DE 0x0800U
7827 #define TIM_DIER_CC4DE 0x1000U
7828 #define TIM_DIER_COMDE 0x2000U
7829 #define TIM_DIER_TDE 0x4000U
7831 /******************** Bit definition for TIM_SR register ********************/
7832 #define TIM_SR_UIF 0x0001U
7833 #define TIM_SR_CC1IF 0x0002U
7834 #define TIM_SR_CC2IF 0x0004U
7835 #define TIM_SR_CC3IF 0x0008U
7836 #define TIM_SR_CC4IF 0x0010U
7837 #define TIM_SR_COMIF 0x0020U
7838 #define TIM_SR_TIF 0x0040U
7839 #define TIM_SR_BIF 0x0080U
7840 #define TIM_SR_B2IF 0x0100U
7841 #define TIM_SR_CC1OF 0x0200U
7842 #define TIM_SR_CC2OF 0x0400U
7843 #define TIM_SR_CC3OF 0x0800U
7844 #define TIM_SR_CC4OF 0x1000U
7846 /******************* Bit definition for TIM_EGR register ********************/
7847 #define TIM_EGR_UG 0x00000001U
7848 #define TIM_EGR_CC1G 0x00000002U
7849 #define TIM_EGR_CC2G 0x00000004U
7850 #define TIM_EGR_CC3G 0x00000008U
7851 #define TIM_EGR_CC4G 0x00000010U
7852 #define TIM_EGR_COMG 0x00000020U
7853 #define TIM_EGR_TG 0x00000040U
7854 #define TIM_EGR_BG 0x00000080U
7855 #define TIM_EGR_B2G 0x00000100U
7857 /****************** Bit definition for TIM_CCMR1 register *******************/
7858 #define TIM_CCMR1_CC1S 0x00000003U
7859 #define TIM_CCMR1_CC1S_0 0x00000001U
7860 #define TIM_CCMR1_CC1S_1 0x00000002U
7862 #define TIM_CCMR1_OC1FE 0x00000004U
7863 #define TIM_CCMR1_OC1PE 0x00000008U
7865 #define TIM_CCMR1_OC1M 0x00010070U
7866 #define TIM_CCMR1_OC1M_0 0x00000010U
7867 #define TIM_CCMR1_OC1M_1 0x00000020U
7868 #define TIM_CCMR1_OC1M_2 0x00000040U
7869 #define TIM_CCMR1_OC1M_3 0x00010000U
7871 #define TIM_CCMR1_OC1CE 0x00000080U
7873 #define TIM_CCMR1_CC2S 0x00000300U
7874 #define TIM_CCMR1_CC2S_0 0x00000100U
7875 #define TIM_CCMR1_CC2S_1 0x00000200U
7877 #define TIM_CCMR1_OC2FE 0x00000400U
7878 #define TIM_CCMR1_OC2PE 0x00000800U
7880 #define TIM_CCMR1_OC2M 0x01007000U
7881 #define TIM_CCMR1_OC2M_0 0x00001000U
7882 #define TIM_CCMR1_OC2M_1 0x00002000U
7883 #define TIM_CCMR1_OC2M_2 0x00004000U
7884 #define TIM_CCMR1_OC2M_3 0x01000000U
7886 #define TIM_CCMR1_OC2CE 0x00008000U
7888 /*----------------------------------------------------------------------------*/
7889 
7890 #define TIM_CCMR1_IC1PSC 0x000CU
7891 #define TIM_CCMR1_IC1PSC_0 0x0004U
7892 #define TIM_CCMR1_IC1PSC_1 0x0008U
7894 #define TIM_CCMR1_IC1F 0x00F0U
7895 #define TIM_CCMR1_IC1F_0 0x0010U
7896 #define TIM_CCMR1_IC1F_1 0x0020U
7897 #define TIM_CCMR1_IC1F_2 0x0040U
7898 #define TIM_CCMR1_IC1F_3 0x0080U
7900 #define TIM_CCMR1_IC2PSC 0x0C00U
7901 #define TIM_CCMR1_IC2PSC_0 0x0400U
7902 #define TIM_CCMR1_IC2PSC_1 0x0800U
7904 #define TIM_CCMR1_IC2F 0xF000U
7905 #define TIM_CCMR1_IC2F_0 0x1000U
7906 #define TIM_CCMR1_IC2F_1 0x2000U
7907 #define TIM_CCMR1_IC2F_2 0x4000U
7908 #define TIM_CCMR1_IC2F_3 0x8000U
7910 /****************** Bit definition for TIM_CCMR2 register *******************/
7911 #define TIM_CCMR2_CC3S 0x00000003U
7912 #define TIM_CCMR2_CC3S_0 0x00000001U
7913 #define TIM_CCMR2_CC3S_1 0x00000002U
7915 #define TIM_CCMR2_OC3FE 0x00000004U
7916 #define TIM_CCMR2_OC3PE 0x00000008U
7918 #define TIM_CCMR2_OC3M 0x00010070U
7919 #define TIM_CCMR2_OC3M_0 0x00000010U
7920 #define TIM_CCMR2_OC3M_1 0x00000020U
7921 #define TIM_CCMR2_OC3M_2 0x00000040U
7922 #define TIM_CCMR2_OC3M_3 0x00010000U
7926 #define TIM_CCMR2_OC3CE 0x00000080U
7928 #define TIM_CCMR2_CC4S 0x00000300U
7929 #define TIM_CCMR2_CC4S_0 0x00000100U
7930 #define TIM_CCMR2_CC4S_1 0x00000200U
7932 #define TIM_CCMR2_OC4FE 0x00000400U
7933 #define TIM_CCMR2_OC4PE 0x00000800U
7935 #define TIM_CCMR2_OC4M 0x01007000U
7936 #define TIM_CCMR2_OC4M_0 0x00001000U
7937 #define TIM_CCMR2_OC4M_1 0x00002000U
7938 #define TIM_CCMR2_OC4M_2 0x00004000U
7939 #define TIM_CCMR2_OC4M_3 0x01000000U
7941 #define TIM_CCMR2_OC4CE 0x8000U
7943 /*----------------------------------------------------------------------------*/
7944 
7945 #define TIM_CCMR2_IC3PSC 0x000CU
7946 #define TIM_CCMR2_IC3PSC_0 0x0004U
7947 #define TIM_CCMR2_IC3PSC_1 0x0008U
7949 #define TIM_CCMR2_IC3F 0x00F0U
7950 #define TIM_CCMR2_IC3F_0 0x0010U
7951 #define TIM_CCMR2_IC3F_1 0x0020U
7952 #define TIM_CCMR2_IC3F_2 0x0040U
7953 #define TIM_CCMR2_IC3F_3 0x0080U
7955 #define TIM_CCMR2_IC4PSC 0x0C00U
7956 #define TIM_CCMR2_IC4PSC_0 0x0400U
7957 #define TIM_CCMR2_IC4PSC_1 0x0800U
7959 #define TIM_CCMR2_IC4F 0xF000U
7960 #define TIM_CCMR2_IC4F_0 0x1000U
7961 #define TIM_CCMR2_IC4F_1 0x2000U
7962 #define TIM_CCMR2_IC4F_2 0x4000U
7963 #define TIM_CCMR2_IC4F_3 0x8000U
7965 /******************* Bit definition for TIM_CCER register *******************/
7966 #define TIM_CCER_CC1E 0x00000001U
7967 #define TIM_CCER_CC1P 0x00000002U
7968 #define TIM_CCER_CC1NE 0x00000004U
7969 #define TIM_CCER_CC1NP 0x00000008U
7970 #define TIM_CCER_CC2E 0x00000010U
7971 #define TIM_CCER_CC2P 0x00000020U
7972 #define TIM_CCER_CC2NE 0x00000040U
7973 #define TIM_CCER_CC2NP 0x00000080U
7974 #define TIM_CCER_CC3E 0x00000100U
7975 #define TIM_CCER_CC3P 0x00000200U
7976 #define TIM_CCER_CC3NE 0x00000400U
7977 #define TIM_CCER_CC3NP 0x00000800U
7978 #define TIM_CCER_CC4E 0x00001000U
7979 #define TIM_CCER_CC4P 0x00002000U
7980 #define TIM_CCER_CC4NP 0x00008000U
7981 #define TIM_CCER_CC5E 0x00010000U
7982 #define TIM_CCER_CC5P 0x00020000U
7983 #define TIM_CCER_CC6E 0x00100000U
7984 #define TIM_CCER_CC6P 0x00200000U
7987 /******************* Bit definition for TIM_CNT register ********************/
7988 #define TIM_CNT_CNT 0xFFFFU
7990 /******************* Bit definition for TIM_PSC register ********************/
7991 #define TIM_PSC_PSC 0xFFFFU
7993 /******************* Bit definition for TIM_ARR register ********************/
7994 #define TIM_ARR_ARR 0xFFFFU
7996 /******************* Bit definition for TIM_RCR register ********************/
7997 #define TIM_RCR_REP ((uint8_t)0xFFU)
7999 /******************* Bit definition for TIM_CCR1 register *******************/
8000 #define TIM_CCR1_CCR1 0xFFFFU
8002 /******************* Bit definition for TIM_CCR2 register *******************/
8003 #define TIM_CCR2_CCR2 0xFFFFU
8005 /******************* Bit definition for TIM_CCR3 register *******************/
8006 #define TIM_CCR3_CCR3 0xFFFFU
8008 /******************* Bit definition for TIM_CCR4 register *******************/
8009 #define TIM_CCR4_CCR4 0xFFFFU
8011 /******************* Bit definition for TIM_BDTR register *******************/
8012 #define TIM_BDTR_DTG 0x000000FFU
8013 #define TIM_BDTR_DTG_0 0x00000001U
8014 #define TIM_BDTR_DTG_1 0x00000002U
8015 #define TIM_BDTR_DTG_2 0x00000004U
8016 #define TIM_BDTR_DTG_3 0x00000008U
8017 #define TIM_BDTR_DTG_4 0x00000010U
8018 #define TIM_BDTR_DTG_5 0x00000020U
8019 #define TIM_BDTR_DTG_6 0x00000040U
8020 #define TIM_BDTR_DTG_7 0x00000080U
8022 #define TIM_BDTR_LOCK 0x00000300U
8023 #define TIM_BDTR_LOCK_0 0x00000100U
8024 #define TIM_BDTR_LOCK_1 0x00000200U
8026 #define TIM_BDTR_OSSI 0x00000400U
8027 #define TIM_BDTR_OSSR 0x00000800U
8028 #define TIM_BDTR_BKE 0x00001000U
8029 #define TIM_BDTR_BKP 0x00002000U
8030 #define TIM_BDTR_AOE 0x00004000U
8031 #define TIM_BDTR_MOE 0x00008000U
8032 #define TIM_BDTR_BKF 0x000F0000U
8033 #define TIM_BDTR_BK2F 0x00F00000U
8034 #define TIM_BDTR_BK2E 0x01000000U
8035 #define TIM_BDTR_BK2P 0x02000000U
8037 /******************* Bit definition for TIM_DCR register ********************/
8038 #define TIM_DCR_DBA 0x001FU
8039 #define TIM_DCR_DBA_0 0x0001U
8040 #define TIM_DCR_DBA_1 0x0002U
8041 #define TIM_DCR_DBA_2 0x0004U
8042 #define TIM_DCR_DBA_3 0x0008U
8043 #define TIM_DCR_DBA_4 0x0010U
8045 #define TIM_DCR_DBL 0x1F00U
8046 #define TIM_DCR_DBL_0 0x0100U
8047 #define TIM_DCR_DBL_1 0x0200U
8048 #define TIM_DCR_DBL_2 0x0400U
8049 #define TIM_DCR_DBL_3 0x0800U
8050 #define TIM_DCR_DBL_4 0x1000U
8052 /******************* Bit definition for TIM_DMAR register *******************/
8053 #define TIM_DMAR_DMAB 0xFFFFU
8055 /******************* Bit definition for TIM_OR regiter *********************/
8056 #define TIM_OR_TI4_RMP 0x00C0U
8057 #define TIM_OR_TI4_RMP_0 0x0040U
8058 #define TIM_OR_TI4_RMP_1 0x0080U
8059 #define TIM_OR_ITR1_RMP 0x0C00U
8060 #define TIM_OR_ITR1_RMP_0 0x0400U
8061 #define TIM_OR_ITR1_RMP_1 0x0800U
8063 /****************** Bit definition for TIM_CCMR3 register *******************/
8064 #define TIM_CCMR3_OC5FE 0x00000004U
8065 #define TIM_CCMR3_OC5PE 0x00000008U
8067 #define TIM_CCMR3_OC5M 0x00010070U
8068 #define TIM_CCMR3_OC5M_0 0x00000010U
8069 #define TIM_CCMR3_OC5M_1 0x00000020U
8070 #define TIM_CCMR3_OC5M_2 0x00000040U
8071 #define TIM_CCMR3_OC5M_3 0x00010000U
8073 #define TIM_CCMR3_OC5CE 0x00000080U
8075 #define TIM_CCMR3_OC6FE 0x00000400U
8076 #define TIM_CCMR3_OC6PE 0x00000800U
8078 #define TIM_CCMR3_OC6M 0x01007000U
8079 #define TIM_CCMR3_OC6M_0 0x00001000U
8080 #define TIM_CCMR3_OC6M_1 0x00002000U
8081 #define TIM_CCMR3_OC6M_2 0x00004000U
8082 #define TIM_CCMR3_OC6M_3 0x01000000U
8084 #define TIM_CCMR3_OC6CE 0x00008000U
8086 /******************* Bit definition for TIM_CCR5 register *******************/
8087 #define TIM_CCR5_CCR5 0xFFFFFFFFU
8088 #define TIM_CCR5_GC5C1 0x20000000U
8089 #define TIM_CCR5_GC5C2 0x40000000U
8090 #define TIM_CCR5_GC5C3 0x80000000U
8092 /******************* Bit definition for TIM_CCR6 register *******************/
8093 #define TIM_CCR6_CCR6 ((uint16_t)0xFFFFU)
8095 /******************* Bit definition for TIM1_AF1 register *******************/
8096 #define TIM1_AF1_BKINE 0x00000001U
8097 #define TIM1_AF1_BKDF1BKE 0x00000100U
8099 /******************* Bit definition for TIM1_AF2 register *******************/
8100 #define TIM1_AF2_BK2INE 0x00000001U
8101 #define TIM1_AF2_BK2DF1BKE 0x00000100U
8103 /******************* Bit definition for TIM8_AF1 register *******************/
8104 #define TIM8_AF1_BKINE 0x00000001U
8105 #define TIM8_AF1_BKDF1BKE 0x00000100U
8107 /******************* Bit definition for TIM8_AF2 register *******************/
8108 #define TIM8_AF2_BK2INE 0x00000001U
8109 #define TIM8_AF2_BK2DF1BKE 0x00000100U
8111 /******************************************************************************/
8112 /* */
8113 /* Low Power Timer (LPTIM) */
8114 /* */
8115 /******************************************************************************/
8116 /****************** Bit definition for LPTIM_ISR register *******************/
8117 #define LPTIM_ISR_CMPM 0x00000001U
8118 #define LPTIM_ISR_ARRM 0x00000002U
8119 #define LPTIM_ISR_EXTTRIG 0x00000004U
8120 #define LPTIM_ISR_CMPOK 0x00000008U
8121 #define LPTIM_ISR_ARROK 0x00000010U
8122 #define LPTIM_ISR_UP 0x00000020U
8123 #define LPTIM_ISR_DOWN 0x00000040U
8125 /****************** Bit definition for LPTIM_ICR register *******************/
8126 #define LPTIM_ICR_CMPMCF 0x00000001U
8127 #define LPTIM_ICR_ARRMCF 0x00000002U
8128 #define LPTIM_ICR_EXTTRIGCF 0x00000004U
8129 #define LPTIM_ICR_CMPOKCF 0x00000008U
8130 #define LPTIM_ICR_ARROKCF 0x00000010U
8131 #define LPTIM_ICR_UPCF 0x00000020U
8132 #define LPTIM_ICR_DOWNCF 0x00000040U
8134 /****************** Bit definition for LPTIM_IER register *******************/
8135 #define LPTIM_IER_CMPMIE 0x00000001U
8136 #define LPTIM_IER_ARRMIE 0x00000002U
8137 #define LPTIM_IER_EXTTRIGIE 0x00000004U
8138 #define LPTIM_IER_CMPOKIE 0x00000008U
8139 #define LPTIM_IER_ARROKIE 0x00000010U
8140 #define LPTIM_IER_UPIE 0x00000020U
8141 #define LPTIM_IER_DOWNIE 0x00000040U
8143 /****************** Bit definition for LPTIM_CFGR register*******************/
8144 #define LPTIM_CFGR_CKSEL 0x00000001U
8146 #define LPTIM_CFGR_CKPOL 0x00000006U
8147 #define LPTIM_CFGR_CKPOL_0 0x00000002U
8148 #define LPTIM_CFGR_CKPOL_1 0x00000004U
8150 #define LPTIM_CFGR_CKFLT 0x00000018U
8151 #define LPTIM_CFGR_CKFLT_0 0x00000008U
8152 #define LPTIM_CFGR_CKFLT_1 0x00000010U
8154 #define LPTIM_CFGR_TRGFLT 0x000000C0U
8155 #define LPTIM_CFGR_TRGFLT_0 0x00000040U
8156 #define LPTIM_CFGR_TRGFLT_1 0x00000080U
8158 #define LPTIM_CFGR_PRESC 0x00000E00U
8159 #define LPTIM_CFGR_PRESC_0 0x00000200U
8160 #define LPTIM_CFGR_PRESC_1 0x00000400U
8161 #define LPTIM_CFGR_PRESC_2 0x00000800U
8163 #define LPTIM_CFGR_TRIGSEL 0x0000E000U
8164 #define LPTIM_CFGR_TRIGSEL_0 0x00002000U
8165 #define LPTIM_CFGR_TRIGSEL_1 0x00004000U
8166 #define LPTIM_CFGR_TRIGSEL_2 0x00008000U
8168 #define LPTIM_CFGR_TRIGEN 0x00060000U
8169 #define LPTIM_CFGR_TRIGEN_0 0x00020000U
8170 #define LPTIM_CFGR_TRIGEN_1 0x00040000U
8172 #define LPTIM_CFGR_TIMOUT 0x00080000U
8173 #define LPTIM_CFGR_WAVE 0x00100000U
8174 #define LPTIM_CFGR_WAVPOL 0x00200000U
8175 #define LPTIM_CFGR_PRELOAD 0x00400000U
8176 #define LPTIM_CFGR_COUNTMODE 0x00800000U
8177 #define LPTIM_CFGR_ENC 0x01000000U
8179 /****************** Bit definition for LPTIM_CR register ********************/
8180 #define LPTIM_CR_ENABLE 0x00000001U
8181 #define LPTIM_CR_SNGSTRT 0x00000002U
8182 #define LPTIM_CR_CNTSTRT 0x00000004U
8184 /****************** Bit definition for LPTIM_CMP register *******************/
8185 #define LPTIM_CMP_CMP 0x0000FFFFU
8187 /****************** Bit definition for LPTIM_ARR register *******************/
8188 #define LPTIM_ARR_ARR 0x0000FFFFU
8190 /****************** Bit definition for LPTIM_CNT register *******************/
8191 #define LPTIM_CNT_CNT 0x0000FFFFU
8192 /******************************************************************************/
8193 /* */
8194 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
8195 /* */
8196 /******************************************************************************/
8197 /****************** Bit definition for USART_CR1 register *******************/
8198 #define USART_CR1_UE 0x00000001U
8199 #define USART_CR1_RE 0x00000004U
8200 #define USART_CR1_TE 0x00000008U
8201 #define USART_CR1_IDLEIE 0x00000010U
8202 #define USART_CR1_RXNEIE 0x00000020U
8203 #define USART_CR1_TCIE 0x00000040U
8204 #define USART_CR1_TXEIE 0x00000080U
8205 #define USART_CR1_PEIE 0x00000100U
8206 #define USART_CR1_PS 0x00000200U
8207 #define USART_CR1_PCE 0x00000400U
8208 #define USART_CR1_WAKE 0x00000800U
8209 #define USART_CR1_M 0x10001000U
8210 #define USART_CR1_M_0 0x00001000U
8211 #define USART_CR1_MME 0x00002000U
8212 #define USART_CR1_CMIE 0x00004000U
8213 #define USART_CR1_OVER8 0x00008000U
8214 #define USART_CR1_DEDT 0x001F0000U
8215 #define USART_CR1_DEDT_0 0x00010000U
8216 #define USART_CR1_DEDT_1 0x00020000U
8217 #define USART_CR1_DEDT_2 0x00040000U
8218 #define USART_CR1_DEDT_3 0x00080000U
8219 #define USART_CR1_DEDT_4 0x00100000U
8220 #define USART_CR1_DEAT 0x03E00000U
8221 #define USART_CR1_DEAT_0 0x00200000U
8222 #define USART_CR1_DEAT_1 0x00400000U
8223 #define USART_CR1_DEAT_2 0x00800000U
8224 #define USART_CR1_DEAT_3 0x01000000U
8225 #define USART_CR1_DEAT_4 0x02000000U
8226 #define USART_CR1_RTOIE 0x04000000U
8227 #define USART_CR1_EOBIE 0x08000000U
8228 #define USART_CR1_M_1 0x10000000U
8230 /****************** Bit definition for USART_CR2 register *******************/
8231 #define USART_CR2_ADDM7 0x00000010U
8232 #define USART_CR2_LBDL 0x00000020U
8233 #define USART_CR2_LBDIE 0x00000040U
8234 #define USART_CR2_LBCL 0x00000100U
8235 #define USART_CR2_CPHA 0x00000200U
8236 #define USART_CR2_CPOL 0x00000400U
8237 #define USART_CR2_CLKEN 0x00000800U
8238 #define USART_CR2_STOP 0x00003000U
8239 #define USART_CR2_STOP_0 0x00001000U
8240 #define USART_CR2_STOP_1 0x00002000U
8241 #define USART_CR2_LINEN 0x00004000U
8242 #define USART_CR2_SWAP 0x00008000U
8243 #define USART_CR2_RXINV 0x00010000U
8244 #define USART_CR2_TXINV 0x00020000U
8245 #define USART_CR2_DATAINV 0x00040000U
8246 #define USART_CR2_MSBFIRST 0x00080000U
8247 #define USART_CR2_ABREN 0x00100000U
8248 #define USART_CR2_ABRMODE 0x00600000U
8249 #define USART_CR2_ABRMODE_0 0x00200000U
8250 #define USART_CR2_ABRMODE_1 0x00400000U
8251 #define USART_CR2_RTOEN 0x00800000U
8252 #define USART_CR2_ADD 0xFF000000U
8254 /****************** Bit definition for USART_CR3 register *******************/
8255 #define USART_CR3_EIE 0x00000001U
8256 #define USART_CR3_IREN 0x00000002U
8257 #define USART_CR3_IRLP 0x00000004U
8258 #define USART_CR3_HDSEL 0x00000008U
8259 #define USART_CR3_NACK 0x00000010U
8260 #define USART_CR3_SCEN 0x00000020U
8261 #define USART_CR3_DMAR 0x00000040U
8262 #define USART_CR3_DMAT 0x00000080U
8263 #define USART_CR3_RTSE 0x00000100U
8264 #define USART_CR3_CTSE 0x00000200U
8265 #define USART_CR3_CTSIE 0x00000400U
8266 #define USART_CR3_ONEBIT 0x00000800U
8267 #define USART_CR3_OVRDIS 0x00001000U
8268 #define USART_CR3_DDRE 0x00002000U
8269 #define USART_CR3_DEM 0x00004000U
8270 #define USART_CR3_DEP 0x00008000U
8271 #define USART_CR3_SCARCNT 0x000E0000U
8272 #define USART_CR3_SCARCNT_0 0x00020000U
8273 #define USART_CR3_SCARCNT_1 0x00040000U
8274 #define USART_CR3_SCARCNT_2 0x00080000U
8277 /****************** Bit definition for USART_BRR register *******************/
8278 #define USART_BRR_DIV_FRACTION 0x000FU
8279 #define USART_BRR_DIV_MANTISSA 0xFFF0U
8281 /****************** Bit definition for USART_GTPR register ******************/
8282 #define USART_GTPR_PSC 0x00FFU
8283 #define USART_GTPR_GT 0xFF00U
8286 /******************* Bit definition for USART_RTOR register *****************/
8287 #define USART_RTOR_RTO 0x00FFFFFFU
8288 #define USART_RTOR_BLEN 0xFF000000U
8290 /******************* Bit definition for USART_RQR register ******************/
8291 #define USART_RQR_ABRRQ 0x0001U
8292 #define USART_RQR_SBKRQ 0x0002U
8293 #define USART_RQR_MMRQ 0x0004U
8294 #define USART_RQR_RXFRQ 0x0008U
8295 #define USART_RQR_TXFRQ 0x0010U
8297 /******************* Bit definition for USART_ISR register ******************/
8298 #define USART_ISR_PE 0x00000001U
8299 #define USART_ISR_FE 0x00000002U
8300 #define USART_ISR_NE 0x00000004U
8301 #define USART_ISR_ORE 0x00000008U
8302 #define USART_ISR_IDLE 0x00000010U
8303 #define USART_ISR_RXNE 0x00000020U
8304 #define USART_ISR_TC 0x00000040U
8305 #define USART_ISR_TXE 0x00000080U
8306 #define USART_ISR_LBDF 0x00000100U
8307 #define USART_ISR_CTSIF 0x00000200U
8308 #define USART_ISR_CTS 0x00000400U
8309 #define USART_ISR_RTOF 0x00000800U
8310 #define USART_ISR_EOBF 0x00001000U
8311 #define USART_ISR_ABRE 0x00004000U
8312 #define USART_ISR_ABRF 0x00008000U
8313 #define USART_ISR_BUSY 0x00010000U
8314 #define USART_ISR_CMF 0x00020000U
8315 #define USART_ISR_SBKF 0x00040000U
8316 #define USART_ISR_RWU 0x00080000U
8317 #define USART_ISR_WUF 0x00100000U
8318 #define USART_ISR_TEACK 0x00200000U
8319 #define USART_ISR_REACK 0x00400000U
8322 /******************* Bit definition for USART_ICR register ******************/
8323 #define USART_ICR_PECF 0x00000001U
8324 #define USART_ICR_FECF 0x00000002U
8325 #define USART_ICR_NCF 0x00000004U
8326 #define USART_ICR_ORECF 0x00000008U
8327 #define USART_ICR_IDLECF 0x00000010U
8328 #define USART_ICR_TCCF 0x00000040U
8329 #define USART_ICR_LBDCF 0x00000100U
8330 #define USART_ICR_CTSCF 0x00000200U
8331 #define USART_ICR_RTOCF 0x00000800U
8332 #define USART_ICR_EOBCF 0x00001000U
8333 #define USART_ICR_CMCF 0x00020000U
8334 #define USART_ICR_WUCF 0x00100000U
8336 /******************* Bit definition for USART_RDR register ******************/
8337 #define USART_RDR_RDR 0x01FFU
8339 /******************* Bit definition for USART_TDR register ******************/
8340 #define USART_TDR_TDR 0x01FFU
8342 /******************************************************************************/
8343 /* */
8344 /* Window WATCHDOG */
8345 /* */
8346 /******************************************************************************/
8347 /******************* Bit definition for WWDG_CR register ********************/
8348 #define WWDG_CR_T 0x7FU
8349 #define WWDG_CR_T_0 0x01U
8350 #define WWDG_CR_T_1 0x02U
8351 #define WWDG_CR_T_2 0x04U
8352 #define WWDG_CR_T_3 0x08U
8353 #define WWDG_CR_T_4 0x10U
8354 #define WWDG_CR_T_5 0x20U
8355 #define WWDG_CR_T_6 0x40U
8358 #define WWDG_CR_WDGA 0x80U
8360 /******************* Bit definition for WWDG_CFR register *******************/
8361 #define WWDG_CFR_W 0x007FU
8362 #define WWDG_CFR_W_0 0x0001U
8363 #define WWDG_CFR_W_1 0x0002U
8364 #define WWDG_CFR_W_2 0x0004U
8365 #define WWDG_CFR_W_3 0x0008U
8366 #define WWDG_CFR_W_4 0x0010U
8367 #define WWDG_CFR_W_5 0x0020U
8368 #define WWDG_CFR_W_6 0x0040U
8371 #define WWDG_CFR_WDGTB 0x0180U
8372 #define WWDG_CFR_WDGTB_0 0x0080U
8373 #define WWDG_CFR_WDGTB_1 0x0100U
8376 #define WWDG_CFR_EWI 0x0200U
8378 /******************* Bit definition for WWDG_SR register ********************/
8379 #define WWDG_SR_EWIF 0x01U
8381 /******************************************************************************/
8382 /* */
8383 /* DBG */
8384 /* */
8385 /******************************************************************************/
8386 /******************** Bit definition for DBGMCU_IDCODE register *************/
8387 #define DBGMCU_IDCODE_DEV_ID 0x00000FFFU
8388 #define DBGMCU_IDCODE_REV_ID 0xFFFF0000U
8389 
8390 /******************** Bit definition for DBGMCU_CR register *****************/
8391 #define DBGMCU_CR_DBG_SLEEP 0x00000001U
8392 #define DBGMCU_CR_DBG_STOP 0x00000002U
8393 #define DBGMCU_CR_DBG_STANDBY 0x00000004U
8394 #define DBGMCU_CR_TRACE_IOEN 0x00000020U
8395 
8396 #define DBGMCU_CR_TRACE_MODE 0x000000C0U
8397 #define DBGMCU_CR_TRACE_MODE_0 0x00000040U
8398 #define DBGMCU_CR_TRACE_MODE_1 0x00000080U
8400 /******************** Bit definition for DBGMCU_APB1_FZ register ************/
8401 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP 0x00000001U
8402 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP 0x00000002U
8403 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP 0x00000004U
8404 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP 0x00000008U
8405 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP 0x00000010U
8406 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP 0x00000020U
8407 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP 0x00000040U
8408 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP 0x00000080U
8409 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP 0x00000100U
8410 #define DBGMCU_APB1_FZ_DBG_RTC_STOP 0x00000400U
8411 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP 0x00000800U
8412 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP 0x00001000U
8413 #define DBGMCU_APB1_FZ_DBG_CAN3_STOP 0x00002000U
8414 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT 0x00200000U
8415 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT 0x00400000U
8416 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT 0x00800000U
8417 #define DBGMCU_APB1_FZ_DBG_CAN1_STOP 0x02000000U
8418 #define DBGMCU_APB1_FZ_DBG_CAN2_STOP 0x04000000U
8419 
8420 /******************** Bit definition for DBGMCU_APB2_FZ register ************/
8421 #define DBGMCU_APB2_FZ_DBG_TIM1_STOP 0x00000001U
8422 #define DBGMCU_APB2_FZ_DBG_TIM8_STOP 0x00000002U
8423 #define DBGMCU_APB2_FZ_DBG_TIM9_STOP 0x00010000U
8424 #define DBGMCU_APB2_FZ_DBG_TIM10_STOP 0x00020000U
8425 #define DBGMCU_APB2_FZ_DBG_TIM11_STOP 0x00040000U
8426 
8427 /******************************************************************************/
8428 /* */
8429 /* Ethernet MAC Registers bits definitions */
8430 /* */
8431 /******************************************************************************/
8432 /* Bit definition for Ethernet MAC Control Register register */
8433 #define ETH_MACCR_WD 0x00800000U /* Watchdog disable */
8434 #define ETH_MACCR_JD 0x00400000U /* Jabber disable */
8435 #define ETH_MACCR_IFG 0x000E0000U /* Inter-frame gap */
8436 #define ETH_MACCR_IFG_96Bit 0x00000000U /* Minimum IFG between frames during transmission is 96Bit */
8437 #define ETH_MACCR_IFG_88Bit 0x00020000U /* Minimum IFG between frames during transmission is 88Bit */
8438 #define ETH_MACCR_IFG_80Bit 0x00040000U /* Minimum IFG between frames during transmission is 80Bit */
8439 #define ETH_MACCR_IFG_72Bit 0x00060000U /* Minimum IFG between frames during transmission is 72Bit */
8440 #define ETH_MACCR_IFG_64Bit 0x00080000U /* Minimum IFG between frames during transmission is 64Bit */
8441 #define ETH_MACCR_IFG_56Bit 0x000A0000U /* Minimum IFG between frames during transmission is 56Bit */
8442 #define ETH_MACCR_IFG_48Bit 0x000C0000U /* Minimum IFG between frames during transmission is 48Bit */
8443 #define ETH_MACCR_IFG_40Bit 0x000E0000U /* Minimum IFG between frames during transmission is 40Bit */
8444 #define ETH_MACCR_CSD 0x00010000U /* Carrier sense disable (during transmission) */
8445 #define ETH_MACCR_FES 0x00004000U /* Fast ethernet speed */
8446 #define ETH_MACCR_ROD 0x00002000U /* Receive own disable */
8447 #define ETH_MACCR_LM 0x00001000U /* loopback mode */
8448 #define ETH_MACCR_DM 0x00000800U /* Duplex mode */
8449 #define ETH_MACCR_IPCO 0x00000400U /* IP Checksum offload */
8450 #define ETH_MACCR_RD 0x00000200U /* Retry disable */
8451 #define ETH_MACCR_APCS 0x00000080U /* Automatic Pad/CRC stripping */
8452 #define ETH_MACCR_BL 0x00000060U /* Back-off limit: random integer number (r) of slot time delays before rescheduling
8453  a transmission attempt during retries after a collision: 0 =< r <2^k */
8454 #define ETH_MACCR_BL_10 0x00000000U /* k = min (n, 10) */
8455 #define ETH_MACCR_BL_8 0x00000020U /* k = min (n, 8) */
8456 #define ETH_MACCR_BL_4 0x00000040U /* k = min (n, 4) */
8457 #define ETH_MACCR_BL_1 0x00000060U /* k = min (n, 1) */
8458 #define ETH_MACCR_DC 0x00000010U /* Defferal check */
8459 #define ETH_MACCR_TE 0x00000008U /* Transmitter enable */
8460 #define ETH_MACCR_RE 0x00000004U /* Receiver enable */
8461 
8462 /* Bit definition for Ethernet MAC Frame Filter Register */
8463 #define ETH_MACFFR_RA 0x80000000U /* Receive all */
8464 #define ETH_MACFFR_HPF 0x00000400U /* Hash or perfect filter */
8465 #define ETH_MACFFR_SAF 0x00000200U /* Source address filter enable */
8466 #define ETH_MACFFR_SAIF 0x00000100U /* SA inverse filtering */
8467 #define ETH_MACFFR_PCF 0x000000C0U /* Pass control frames: 3 cases */
8468 #define ETH_MACFFR_PCF_BlockAll 0x00000040U /* MAC filters all control frames from reaching the application */
8469 #define ETH_MACFFR_PCF_ForwardAll 0x00000080U /* MAC forwards all control frames to application even if they fail the Address Filter */
8470 #define ETH_MACFFR_PCF_ForwardPassedAddrFilter 0x000000C0U /* MAC forwards control frames that pass the Address Filter. */
8471 #define ETH_MACFFR_BFD 0x00000020U /* Broadcast frame disable */
8472 #define ETH_MACFFR_PAM 0x00000010U /* Pass all mutlicast */
8473 #define ETH_MACFFR_DAIF 0x00000008U /* DA Inverse filtering */
8474 #define ETH_MACFFR_HM 0x00000004U /* Hash multicast */
8475 #define ETH_MACFFR_HU 0x00000002U /* Hash unicast */
8476 #define ETH_MACFFR_PM 0x00000001U /* Promiscuous mode */
8477 
8478 /* Bit definition for Ethernet MAC Hash Table High Register */
8479 #define ETH_MACHTHR_HTH 0xFFFFFFFFU /* Hash table high */
8480 
8481 /* Bit definition for Ethernet MAC Hash Table Low Register */
8482 #define ETH_MACHTLR_HTL 0xFFFFFFFFU /* Hash table low */
8483 
8484 /* Bit definition for Ethernet MAC MII Address Register */
8485 #define ETH_MACMIIAR_PA 0x0000F800U /* Physical layer address */
8486 #define ETH_MACMIIAR_MR 0x000007C0U /* MII register in the selected PHY */
8487 #define ETH_MACMIIAR_CR 0x0000001CU /* CR clock range: 6 cases */
8488 #define ETH_MACMIIAR_CR_Div42 0x00000000U /* HCLK:60-100 MHz; MDC clock= HCLK/42 */
8489 #define ETH_MACMIIAR_CR_Div62 0x00000004U /* HCLK:100-150 MHz; MDC clock= HCLK/62 */
8490 #define ETH_MACMIIAR_CR_Div16 0x00000008U /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
8491 #define ETH_MACMIIAR_CR_Div26 0x0000000CU /* HCLK:35-60 MHz; MDC clock= HCLK/26 */
8492 #define ETH_MACMIIAR_CR_Div102 0x00000010U /* HCLK:150-168 MHz; MDC clock= HCLK/102 */
8493 #define ETH_MACMIIAR_MW 0x00000002U /* MII write */
8494 #define ETH_MACMIIAR_MB 0x00000001U /* MII busy */
8495 
8496 /* Bit definition for Ethernet MAC MII Data Register */
8497 #define ETH_MACMIIDR_MD 0x0000FFFFU /* MII data: read/write data from/to PHY */
8498 
8499 /* Bit definition for Ethernet MAC Flow Control Register */
8500 #define ETH_MACFCR_PT 0xFFFF0000U /* Pause time */
8501 #define ETH_MACFCR_ZQPD 0x00000080U /* Zero-quanta pause disable */
8502 #define ETH_MACFCR_PLT 0x00000030U /* Pause low threshold: 4 cases */
8503 #define ETH_MACFCR_PLT_Minus4 0x00000000U /* Pause time minus 4 slot times */
8504 #define ETH_MACFCR_PLT_Minus28 0x00000010U /* Pause time minus 28 slot times */
8505 #define ETH_MACFCR_PLT_Minus144 0x00000020U /* Pause time minus 144 slot times */
8506 #define ETH_MACFCR_PLT_Minus256 0x00000030U /* Pause time minus 256 slot times */
8507 #define ETH_MACFCR_UPFD 0x00000008U /* Unicast pause frame detect */
8508 #define ETH_MACFCR_RFCE 0x00000004U /* Receive flow control enable */
8509 #define ETH_MACFCR_TFCE 0x00000002U /* Transmit flow control enable */
8510 #define ETH_MACFCR_FCBBPA 0x00000001U /* Flow control busy/backpressure activate */
8511 
8512 /* Bit definition for Ethernet MAC VLAN Tag Register */
8513 #define ETH_MACVLANTR_VLANTC 0x00010000U /* 12-bit VLAN tag comparison */
8514 #define ETH_MACVLANTR_VLANTI 0x0000FFFFU /* VLAN tag identifier (for receive frames) */
8515 
8516 /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
8517 #define ETH_MACRWUFFR_D 0xFFFFFFFFU /* Wake-up frame filter register data */
8518 /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
8519  Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
8520 /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
8521  Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
8522  Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
8523  Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
8524  Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
8525  RSVD - Filter1 Command - RSVD - Filter0 Command
8526  Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
8527  Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
8528  Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
8529 
8530 /* Bit definition for Ethernet MAC PMT Control and Status Register */
8531 #define ETH_MACPMTCSR_WFFRPR 0x80000000U /* Wake-Up Frame Filter Register Pointer Reset */
8532 #define ETH_MACPMTCSR_GU 0x00000200U /* Global Unicast */
8533 #define ETH_MACPMTCSR_WFR 0x00000040U /* Wake-Up Frame Received */
8534 #define ETH_MACPMTCSR_MPR 0x00000020U /* Magic Packet Received */
8535 #define ETH_MACPMTCSR_WFE 0x00000004U /* Wake-Up Frame Enable */
8536 #define ETH_MACPMTCSR_MPE 0x00000002U /* Magic Packet Enable */
8537 #define ETH_MACPMTCSR_PD 0x00000001U /* Power Down */
8538 
8539 /* Bit definition for Ethernet MAC Status Register */
8540 #define ETH_MACSR_TSTS 0x00000200U /* Time stamp trigger status */
8541 #define ETH_MACSR_MMCTS 0x00000040U /* MMC transmit status */
8542 #define ETH_MACSR_MMMCRS 0x00000020U /* MMC receive status */
8543 #define ETH_MACSR_MMCS 0x00000010U /* MMC status */
8544 #define ETH_MACSR_PMTS 0x00000008U /* PMT status */
8545 
8546 /* Bit definition for Ethernet MAC Interrupt Mask Register */
8547 #define ETH_MACIMR_TSTIM 0x00000200U /* Time stamp trigger interrupt mask */
8548 #define ETH_MACIMR_PMTIM 0x00000008U /* PMT interrupt mask */
8549 
8550 /* Bit definition for Ethernet MAC Address0 High Register */
8551 #define ETH_MACA0HR_MACA0H 0x0000FFFFU /* MAC address0 high */
8552 
8553 /* Bit definition for Ethernet MAC Address0 Low Register */
8554 #define ETH_MACA0LR_MACA0L 0xFFFFFFFFU /* MAC address0 low */
8555 
8556 /* Bit definition for Ethernet MAC Address1 High Register */
8557 #define ETH_MACA1HR_AE 0x80000000U /* Address enable */
8558 #define ETH_MACA1HR_SA 0x40000000U /* Source address */
8559 #define ETH_MACA1HR_MBC 0x3F000000U /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
8560  #define ETH_MACA1HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
8561  #define ETH_MACA1HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
8562  #define ETH_MACA1HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
8563  #define ETH_MACA1HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
8564  #define ETH_MACA1HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
8565  #define ETH_MACA1HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [7:0] */
8566 #define ETH_MACA1HR_MACA1H 0x0000FFFFU /* MAC address1 high */
8567 
8568 /* Bit definition for Ethernet MAC Address1 Low Register */
8569 #define ETH_MACA1LR_MACA1L 0xFFFFFFFFU /* MAC address1 low */
8570 
8571 /* Bit definition for Ethernet MAC Address2 High Register */
8572 #define ETH_MACA2HR_AE 0x80000000U /* Address enable */
8573 #define ETH_MACA2HR_SA 0x40000000U /* Source address */
8574 #define ETH_MACA2HR_MBC 0x3F000000U /* Mask byte control */
8575  #define ETH_MACA2HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
8576  #define ETH_MACA2HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
8577  #define ETH_MACA2HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
8578  #define ETH_MACA2HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
8579  #define ETH_MACA2HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
8580  #define ETH_MACA2HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
8581 #define ETH_MACA2HR_MACA2H 0x0000FFFFU /* MAC address1 high */
8582 
8583 /* Bit definition for Ethernet MAC Address2 Low Register */
8584 #define ETH_MACA2LR_MACA2L 0xFFFFFFFFU /* MAC address2 low */
8585 
8586 /* Bit definition for Ethernet MAC Address3 High Register */
8587 #define ETH_MACA3HR_AE 0x80000000U /* Address enable */
8588 #define ETH_MACA3HR_SA 0x40000000U /* Source address */
8589 #define ETH_MACA3HR_MBC 0x3F000000U /* Mask byte control */
8590  #define ETH_MACA3HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
8591  #define ETH_MACA3HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
8592  #define ETH_MACA3HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
8593  #define ETH_MACA3HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
8594  #define ETH_MACA3HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
8595  #define ETH_MACA3HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
8596 #define ETH_MACA3HR_MACA3H 0x0000FFFFU /* MAC address3 high */
8597 
8598 /* Bit definition for Ethernet MAC Address3 Low Register */
8599 #define ETH_MACA3LR_MACA3L 0xFFFFFFFFU /* MAC address3 low */
8600 
8601 /******************************************************************************/
8602 /* Ethernet MMC Registers bits definition */
8603 /******************************************************************************/
8604 
8605 /* Bit definition for Ethernet MMC Contol Register */
8606 #define ETH_MMCCR_MCFHP 0x00000020U /* MMC counter Full-Half preset */
8607 #define ETH_MMCCR_MCP 0x00000010U /* MMC counter preset */
8608 #define ETH_MMCCR_MCF 0x00000008U /* MMC Counter Freeze */
8609 #define ETH_MMCCR_ROR 0x00000004U /* Reset on Read */
8610 #define ETH_MMCCR_CSR 0x00000002U /* Counter Stop Rollover */
8611 #define ETH_MMCCR_CR 0x00000001U /* Counters Reset */
8612 
8613 /* Bit definition for Ethernet MMC Receive Interrupt Register */
8614 #define ETH_MMCRIR_RGUFS 0x00020000U /* Set when Rx good unicast frames counter reaches half the maximum value */
8615 #define ETH_MMCRIR_RFAES 0x00000040U /* Set when Rx alignment error counter reaches half the maximum value */
8616 #define ETH_MMCRIR_RFCES 0x00000020U /* Set when Rx crc error counter reaches half the maximum value */
8617 
8618 /* Bit definition for Ethernet MMC Transmit Interrupt Register */
8619 #define ETH_MMCTIR_TGFS 0x00200000U /* Set when Tx good frame count counter reaches half the maximum value */
8620 #define ETH_MMCTIR_TGFMSCS 0x00008000U /* Set when Tx good multi col counter reaches half the maximum value */
8621 #define ETH_MMCTIR_TGFSCS 0x00004000U /* Set when Tx good single col counter reaches half the maximum value */
8622 
8623 /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
8624 #define ETH_MMCRIMR_RGUFM 0x00020000U /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
8625 #define ETH_MMCRIMR_RFAEM 0x00000040U /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */
8626 #define ETH_MMCRIMR_RFCEM 0x00000020U /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
8627 
8628 /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
8629 #define ETH_MMCTIMR_TGFM 0x00200000U /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
8630 #define ETH_MMCTIMR_TGFMSCM 0x00008000U /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
8631 #define ETH_MMCTIMR_TGFSCM 0x00004000U /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
8632 
8633 /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
8634 #define ETH_MMCTGFSCCR_TGFSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
8635 
8636 /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
8637 #define ETH_MMCTGFMSCCR_TGFMSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
8638 
8639 /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
8640 #define ETH_MMCTGFCR_TGFC 0xFFFFFFFFU /* Number of good frames transmitted. */
8641 
8642 /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
8643 #define ETH_MMCRFCECR_RFCEC 0xFFFFFFFFU /* Number of frames received with CRC error. */
8644 
8645 /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */
8646 #define ETH_MMCRFAECR_RFAEC 0xFFFFFFFFU /* Number of frames received with alignment (dribble) error */
8647 
8648 /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
8649 #define ETH_MMCRGUFCR_RGUFC 0xFFFFFFFFU /* Number of good unicast frames received. */
8650 
8651 /******************************************************************************/
8652 /* Ethernet PTP Registers bits definition */
8653 /******************************************************************************/
8654 
8655 /* Bit definition for Ethernet PTP Time Stamp Contol Register */
8656 #define ETH_PTPTSCR_TSCNT 0x00030000U /* Time stamp clock node type */
8657 #define ETH_PTPTSSR_TSSMRME 0x00008000U /* Time stamp snapshot for message relevant to master enable */
8658 #define ETH_PTPTSSR_TSSEME 0x00004000U /* Time stamp snapshot for event message enable */
8659 #define ETH_PTPTSSR_TSSIPV4FE 0x00002000U /* Time stamp snapshot for IPv4 frames enable */
8660 #define ETH_PTPTSSR_TSSIPV6FE 0x00001000U /* Time stamp snapshot for IPv6 frames enable */
8661 #define ETH_PTPTSSR_TSSPTPOEFE 0x00000800U /* Time stamp snapshot for PTP over ethernet frames enable */
8662 #define ETH_PTPTSSR_TSPTPPSV2E 0x00000400U /* Time stamp PTP packet snooping for version2 format enable */
8663 #define ETH_PTPTSSR_TSSSR 0x00000200U /* Time stamp Sub-seconds rollover */
8664 #define ETH_PTPTSSR_TSSARFE 0x00000100U /* Time stamp snapshot for all received frames enable */
8665 
8666 #define ETH_PTPTSCR_TSARU 0x00000020U /* Addend register update */
8667 #define ETH_PTPTSCR_TSITE 0x00000010U /* Time stamp interrupt trigger enable */
8668 #define ETH_PTPTSCR_TSSTU 0x00000008U /* Time stamp update */
8669 #define ETH_PTPTSCR_TSSTI 0x00000004U /* Time stamp initialize */
8670 #define ETH_PTPTSCR_TSFCU 0x00000002U /* Time stamp fine or coarse update */
8671 #define ETH_PTPTSCR_TSE 0x00000001U /* Time stamp enable */
8672 
8673 /* Bit definition for Ethernet PTP Sub-Second Increment Register */
8674 #define ETH_PTPSSIR_STSSI 0x000000FFU /* System time Sub-second increment value */
8675 
8676 /* Bit definition for Ethernet PTP Time Stamp High Register */
8677 #define ETH_PTPTSHR_STS 0xFFFFFFFFU /* System Time second */
8678 
8679 /* Bit definition for Ethernet PTP Time Stamp Low Register */
8680 #define ETH_PTPTSLR_STPNS 0x80000000U /* System Time Positive or negative time */
8681 #define ETH_PTPTSLR_STSS 0x7FFFFFFFU /* System Time sub-seconds */
8682 
8683 /* Bit definition for Ethernet PTP Time Stamp High Update Register */
8684 #define ETH_PTPTSHUR_TSUS 0xFFFFFFFFU /* Time stamp update seconds */
8685 
8686 /* Bit definition for Ethernet PTP Time Stamp Low Update Register */
8687 #define ETH_PTPTSLUR_TSUPNS 0x80000000U /* Time stamp update Positive or negative time */
8688 #define ETH_PTPTSLUR_TSUSS 0x7FFFFFFFU /* Time stamp update sub-seconds */
8689 
8690 /* Bit definition for Ethernet PTP Time Stamp Addend Register */
8691 #define ETH_PTPTSAR_TSA 0xFFFFFFFFU /* Time stamp addend */
8692 
8693 /* Bit definition for Ethernet PTP Target Time High Register */
8694 #define ETH_PTPTTHR_TTSH 0xFFFFFFFFU /* Target time stamp high */
8695 
8696 /* Bit definition for Ethernet PTP Target Time Low Register */
8697 #define ETH_PTPTTLR_TTSL 0xFFFFFFFFU /* Target time stamp low */
8698 
8699 /* Bit definition for Ethernet PTP Time Stamp Status Register */
8700 #define ETH_PTPTSSR_TSTTR 0x00000020U /* Time stamp target time reached */
8701 #define ETH_PTPTSSR_TSSO 0x00000010U /* Time stamp seconds overflow */
8702 
8703 /******************************************************************************/
8704 /* Ethernet DMA Registers bits definition */
8705 /******************************************************************************/
8706 
8707 /* Bit definition for Ethernet DMA Bus Mode Register */
8708 #define ETH_DMABMR_AAB 0x02000000U /* Address-Aligned beats */
8709 #define ETH_DMABMR_FPM 0x01000000U /* 4xPBL mode */
8710 #define ETH_DMABMR_USP 0x00800000U /* Use separate PBL */
8711 #define ETH_DMABMR_RDP 0x007E0000U /* RxDMA PBL */
8712  #define ETH_DMABMR_RDP_1Beat 0x00020000U /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
8713  #define ETH_DMABMR_RDP_2Beat 0x00040000U /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
8714  #define ETH_DMABMR_RDP_4Beat 0x00080000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
8715  #define ETH_DMABMR_RDP_8Beat 0x00100000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
8716  #define ETH_DMABMR_RDP_16Beat 0x00200000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
8717  #define ETH_DMABMR_RDP_32Beat 0x00400000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
8718  #define ETH_DMABMR_RDP_4xPBL_4Beat 0x01020000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
8719  #define ETH_DMABMR_RDP_4xPBL_8Beat 0x01040000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
8720  #define ETH_DMABMR_RDP_4xPBL_16Beat 0x01080000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
8721  #define ETH_DMABMR_RDP_4xPBL_32Beat 0x01100000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
8722  #define ETH_DMABMR_RDP_4xPBL_64Beat 0x01200000U /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
8723  #define ETH_DMABMR_RDP_4xPBL_128Beat 0x01400000U /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
8724 #define ETH_DMABMR_FB 0x00010000U /* Fixed Burst */
8725 #define ETH_DMABMR_RTPR 0x0000C000U /* Rx Tx priority ratio */
8726  #define ETH_DMABMR_RTPR_1_1 0x00000000U /* Rx Tx priority ratio */
8727  #define ETH_DMABMR_RTPR_2_1 0x00004000U /* Rx Tx priority ratio */
8728  #define ETH_DMABMR_RTPR_3_1 0x00008000U /* Rx Tx priority ratio */
8729  #define ETH_DMABMR_RTPR_4_1 0x0000C000U /* Rx Tx priority ratio */
8730 #define ETH_DMABMR_PBL 0x00003F00U /* Programmable burst length */
8731  #define ETH_DMABMR_PBL_1Beat 0x00000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
8732  #define ETH_DMABMR_PBL_2Beat 0x00000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
8733  #define ETH_DMABMR_PBL_4Beat 0x00000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
8734  #define ETH_DMABMR_PBL_8Beat 0x00000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
8735  #define ETH_DMABMR_PBL_16Beat 0x00001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
8736  #define ETH_DMABMR_PBL_32Beat 0x00002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
8737  #define ETH_DMABMR_PBL_4xPBL_4Beat 0x01000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
8738  #define ETH_DMABMR_PBL_4xPBL_8Beat 0x01000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
8739  #define ETH_DMABMR_PBL_4xPBL_16Beat 0x01000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
8740  #define ETH_DMABMR_PBL_4xPBL_32Beat 0x01000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
8741  #define ETH_DMABMR_PBL_4xPBL_64Beat 0x01001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
8742  #define ETH_DMABMR_PBL_4xPBL_128Beat 0x01002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
8743 #define ETH_DMABMR_EDE 0x00000080U /* Enhanced Descriptor Enable */
8744 #define ETH_DMABMR_DSL 0x0000007CU /* Descriptor Skip Length */
8745 #define ETH_DMABMR_DA 0x00000002U /* DMA arbitration scheme */
8746 #define ETH_DMABMR_SR 0x00000001U /* Software reset */
8747 
8748 /* Bit definition for Ethernet DMA Transmit Poll Demand Register */
8749 #define ETH_DMATPDR_TPD 0xFFFFFFFFU /* Transmit poll demand */
8750 
8751 /* Bit definition for Ethernet DMA Receive Poll Demand Register */
8752 #define ETH_DMARPDR_RPD 0xFFFFFFFFU /* Receive poll demand */
8753 
8754 /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
8755 #define ETH_DMARDLAR_SRL 0xFFFFFFFFU /* Start of receive list */
8756 
8757 /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
8758 #define ETH_DMATDLAR_STL 0xFFFFFFFFU /* Start of transmit list */
8759 
8760 /* Bit definition for Ethernet DMA Status Register */
8761 #define ETH_DMASR_TSTS 0x20000000U /* Time-stamp trigger status */
8762 #define ETH_DMASR_PMTS 0x10000000U /* PMT status */
8763 #define ETH_DMASR_MMCS 0x08000000U /* MMC status */
8764 #define ETH_DMASR_EBS 0x03800000U /* Error bits status */
8765  /* combination with EBS[2:0] for GetFlagStatus function */
8766  #define ETH_DMASR_EBS_DescAccess 0x02000000U /* Error bits 0-data buffer, 1-desc. access */
8767  #define ETH_DMASR_EBS_ReadTransf 0x01000000U /* Error bits 0-write trnsf, 1-read transfr */
8768  #define ETH_DMASR_EBS_DataTransfTx 0x00800000U /* Error bits 0-Rx DMA, 1-Tx DMA */
8769 #define ETH_DMASR_TPS 0x00700000U /* Transmit process state */
8770  #define ETH_DMASR_TPS_Stopped 0x00000000U /* Stopped - Reset or Stop Tx Command issued */
8771  #define ETH_DMASR_TPS_Fetching 0x00100000U /* Running - fetching the Tx descriptor */
8772  #define ETH_DMASR_TPS_Waiting 0x00200000U /* Running - waiting for status */
8773  #define ETH_DMASR_TPS_Reading 0x00300000U /* Running - reading the data from host memory */
8774  #define ETH_DMASR_TPS_Suspended 0x00600000U /* Suspended - Tx Descriptor unavailabe */
8775  #define ETH_DMASR_TPS_Closing 0x00700000U /* Running - closing Rx descriptor */
8776 #define ETH_DMASR_RPS 0x000E0000U /* Receive process state */
8777  #define ETH_DMASR_RPS_Stopped 0x00000000U /* Stopped - Reset or Stop Rx Command issued */
8778  #define ETH_DMASR_RPS_Fetching 0x00020000U /* Running - fetching the Rx descriptor */
8779  #define ETH_DMASR_RPS_Waiting 0x00060000U /* Running - waiting for packet */
8780  #define ETH_DMASR_RPS_Suspended 0x00080000U /* Suspended - Rx Descriptor unavailable */
8781  #define ETH_DMASR_RPS_Closing 0x000A0000U /* Running - closing descriptor */
8782  #define ETH_DMASR_RPS_Queuing 0x000E0000U /* Running - queuing the recieve frame into host memory */
8783 #define ETH_DMASR_NIS 0x00010000U /* Normal interrupt summary */
8784 #define ETH_DMASR_AIS 0x00008000U /* Abnormal interrupt summary */
8785 #define ETH_DMASR_ERS 0x00004000U /* Early receive status */
8786 #define ETH_DMASR_FBES 0x00002000U /* Fatal bus error status */
8787 #define ETH_DMASR_ETS 0x00000400U /* Early transmit status */
8788 #define ETH_DMASR_RWTS 0x00000200U /* Receive watchdog timeout status */
8789 #define ETH_DMASR_RPSS 0x00000100U /* Receive process stopped status */
8790 #define ETH_DMASR_RBUS 0x00000080U /* Receive buffer unavailable status */
8791 #define ETH_DMASR_RS 0x00000040U /* Receive status */
8792 #define ETH_DMASR_TUS 0x00000020U /* Transmit underflow status */
8793 #define ETH_DMASR_ROS 0x00000010U /* Receive overflow status */
8794 #define ETH_DMASR_TJTS 0x00000008U /* Transmit jabber timeout status */
8795 #define ETH_DMASR_TBUS 0x00000004U /* Transmit buffer unavailable status */
8796 #define ETH_DMASR_TPSS 0x00000002U /* Transmit process stopped status */
8797 #define ETH_DMASR_TS 0x00000001U /* Transmit status */
8798 
8799 /* Bit definition for Ethernet DMA Operation Mode Register */
8800 #define ETH_DMAOMR_DTCEFD 0x04000000U /* Disable Dropping of TCP/IP checksum error frames */
8801 #define ETH_DMAOMR_RSF 0x02000000U /* Receive store and forward */
8802 #define ETH_DMAOMR_DFRF 0x01000000U /* Disable flushing of received frames */
8803 #define ETH_DMAOMR_TSF 0x00200000U /* Transmit store and forward */
8804 #define ETH_DMAOMR_FTF 0x00100000U /* Flush transmit FIFO */
8805 #define ETH_DMAOMR_TTC 0x0001C000U /* Transmit threshold control */
8806  #define ETH_DMAOMR_TTC_64Bytes 0x00000000U /* threshold level of the MTL Transmit FIFO is 64 Bytes */
8807  #define ETH_DMAOMR_TTC_128Bytes 0x00004000U /* threshold level of the MTL Transmit FIFO is 128 Bytes */
8808  #define ETH_DMAOMR_TTC_192Bytes 0x00008000U /* threshold level of the MTL Transmit FIFO is 192 Bytes */
8809  #define ETH_DMAOMR_TTC_256Bytes 0x0000C000U /* threshold level of the MTL Transmit FIFO is 256 Bytes */
8810  #define ETH_DMAOMR_TTC_40Bytes 0x00010000U /* threshold level of the MTL Transmit FIFO is 40 Bytes */
8811  #define ETH_DMAOMR_TTC_32Bytes 0x00014000U /* threshold level of the MTL Transmit FIFO is 32 Bytes */
8812  #define ETH_DMAOMR_TTC_24Bytes 0x00018000U /* threshold level of the MTL Transmit FIFO is 24 Bytes */
8813  #define ETH_DMAOMR_TTC_16Bytes 0x0001C000U /* threshold level of the MTL Transmit FIFO is 16 Bytes */
8814 #define ETH_DMAOMR_ST 0x00002000U /* Start/stop transmission command */
8815 #define ETH_DMAOMR_FEF 0x00000080U /* Forward error frames */
8816 #define ETH_DMAOMR_FUGF 0x00000040U /* Forward undersized good frames */
8817 #define ETH_DMAOMR_RTC 0x00000018U /* receive threshold control */
8818  #define ETH_DMAOMR_RTC_64Bytes 0x00000000U /* threshold level of the MTL Receive FIFO is 64 Bytes */
8819  #define ETH_DMAOMR_RTC_32Bytes 0x00000008U /* threshold level of the MTL Receive FIFO is 32 Bytes */
8820  #define ETH_DMAOMR_RTC_96Bytes 0x00000010U /* threshold level of the MTL Receive FIFO is 96 Bytes */
8821  #define ETH_DMAOMR_RTC_128Bytes 0x00000018U /* threshold level of the MTL Receive FIFO is 128 Bytes */
8822 #define ETH_DMAOMR_OSF 0x00000004U /* operate on second frame */
8823 #define ETH_DMAOMR_SR 0x00000002U /* Start/stop receive */
8824 
8825 /* Bit definition for Ethernet DMA Interrupt Enable Register */
8826 #define ETH_DMAIER_NISE 0x00010000U /* Normal interrupt summary enable */
8827 #define ETH_DMAIER_AISE 0x00008000U /* Abnormal interrupt summary enable */
8828 #define ETH_DMAIER_ERIE 0x00004000U /* Early receive interrupt enable */
8829 #define ETH_DMAIER_FBEIE 0x00002000U /* Fatal bus error interrupt enable */
8830 #define ETH_DMAIER_ETIE 0x00000400U /* Early transmit interrupt enable */
8831 #define ETH_DMAIER_RWTIE 0x00000200U /* Receive watchdog timeout interrupt enable */
8832 #define ETH_DMAIER_RPSIE 0x00000100U /* Receive process stopped interrupt enable */
8833 #define ETH_DMAIER_RBUIE 0x00000080U /* Receive buffer unavailable interrupt enable */
8834 #define ETH_DMAIER_RIE 0x00000040U /* Receive interrupt enable */
8835 #define ETH_DMAIER_TUIE 0x00000020U /* Transmit Underflow interrupt enable */
8836 #define ETH_DMAIER_ROIE 0x00000010U /* Receive Overflow interrupt enable */
8837 #define ETH_DMAIER_TJTIE 0x00000008U /* Transmit jabber timeout interrupt enable */
8838 #define ETH_DMAIER_TBUIE 0x00000004U /* Transmit buffer unavailable interrupt enable */
8839 #define ETH_DMAIER_TPSIE 0x00000002U /* Transmit process stopped interrupt enable */
8840 #define ETH_DMAIER_TIE 0x00000001U /* Transmit interrupt enable */
8841 
8842 /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
8843 #define ETH_DMAMFBOCR_OFOC 0x10000000U /* Overflow bit for FIFO overflow counter */
8844 #define ETH_DMAMFBOCR_MFA 0x0FFE0000U /* Number of frames missed by the application */
8845 #define ETH_DMAMFBOCR_OMFC 0x00010000U /* Overflow bit for missed frame counter */
8846 #define ETH_DMAMFBOCR_MFC 0x0000FFFFU /* Number of frames missed by the controller */
8847 
8848 /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
8849 #define ETH_DMACHTDR_HTDAP 0xFFFFFFFFU /* Host transmit descriptor address pointer */
8850 
8851 /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
8852 #define ETH_DMACHRDR_HRDAP 0xFFFFFFFFU /* Host receive descriptor address pointer */
8853 
8854 /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
8855 #define ETH_DMACHTBAR_HTBAP 0xFFFFFFFFU /* Host transmit buffer address pointer */
8856 
8857 /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
8858 #define ETH_DMACHRBAR_HRBAP 0xFFFFFFFFU /* Host receive buffer address pointer */
8859 
8860 /******************************************************************************/
8861 /* */
8862 /* USB_OTG */
8863 /* */
8864 /******************************************************************************/
8865 /******************** Bit definition for USB_OTG_GOTGCTL register ********************/
8866 #define USB_OTG_GOTGCTL_SRQSCS 0x00000001U
8867 #define USB_OTG_GOTGCTL_SRQ 0x00000002U
8868 #define USB_OTG_GOTGCTL_VBVALOEN 0x00000004U
8869 #define USB_OTG_GOTGCTL_VBVALOVAL 0x00000008U
8870 #define USB_OTG_GOTGCTL_AVALOEN 0x00000010U
8871 #define USB_OTG_GOTGCTL_AVALOVAL 0x00000020U
8872 #define USB_OTG_GOTGCTL_BVALOEN 0x00000040U
8873 #define USB_OTG_GOTGCTL_BVALOVAL 0x00000080U
8874 #define USB_OTG_GOTGCTL_HNGSCS 0x00000100U
8875 #define USB_OTG_GOTGCTL_HNPRQ 0x00000200U
8876 #define USB_OTG_GOTGCTL_HSHNPEN 0x00000400U
8877 #define USB_OTG_GOTGCTL_DHNPEN 0x00000800U
8878 #define USB_OTG_GOTGCTL_EHEN 0x00001000U
8879 #define USB_OTG_GOTGCTL_CIDSTS 0x00010000U
8880 #define USB_OTG_GOTGCTL_DBCT 0x00020000U
8881 #define USB_OTG_GOTGCTL_ASVLD 0x00040000U
8882 #define USB_OTG_GOTGCTL_BSESVLD 0x00080000U
8883 #define USB_OTG_GOTGCTL_OTGVER 0x00100000U
8885 /******************** Bit definition for USB_OTG_HCFG register ********************/
8886 #define USB_OTG_HCFG_FSLSPCS 0x00000003U
8887 #define USB_OTG_HCFG_FSLSPCS_0 0x00000001U
8888 #define USB_OTG_HCFG_FSLSPCS_1 0x00000002U
8889 #define USB_OTG_HCFG_FSLSS 0x00000004U
8891 /******************** Bit definition for USB_OTG_DCFG register ********************/
8892 #define USB_OTG_DCFG_DSPD 0x00000003U
8893 #define USB_OTG_DCFG_DSPD_0 0x00000001U
8894 #define USB_OTG_DCFG_DSPD_1 0x00000002U
8895 #define USB_OTG_DCFG_NZLSOHSK 0x00000004U
8897 #define USB_OTG_DCFG_DAD 0x000007F0U
8898 #define USB_OTG_DCFG_DAD_0 0x00000010U
8899 #define USB_OTG_DCFG_DAD_1 0x00000020U
8900 #define USB_OTG_DCFG_DAD_2 0x00000040U
8901 #define USB_OTG_DCFG_DAD_3 0x00000080U
8902 #define USB_OTG_DCFG_DAD_4 0x00000100U
8903 #define USB_OTG_DCFG_DAD_5 0x00000200U
8904 #define USB_OTG_DCFG_DAD_6 0x00000400U
8906 #define USB_OTG_DCFG_PFIVL 0x00001800U
8907 #define USB_OTG_DCFG_PFIVL_0 0x00000800U
8908 #define USB_OTG_DCFG_PFIVL_1 0x00001000U
8910 #define USB_OTG_DCFG_PERSCHIVL 0x03000000U
8911 #define USB_OTG_DCFG_PERSCHIVL_0 0x01000000U
8912 #define USB_OTG_DCFG_PERSCHIVL_1 0x02000000U
8914 /******************** Bit definition for USB_OTG_PCGCR register ********************/
8915 #define USB_OTG_PCGCR_STPPCLK 0x00000001U
8916 #define USB_OTG_PCGCR_GATEHCLK 0x00000002U
8917 #define USB_OTG_PCGCR_PHYSUSP 0x00000010U
8919 /******************** Bit definition for USB_OTG_GOTGINT register ********************/
8920 #define USB_OTG_GOTGINT_SEDET 0x00000004U
8921 #define USB_OTG_GOTGINT_SRSSCHG 0x00000100U
8922 #define USB_OTG_GOTGINT_HNSSCHG 0x00000200U
8923 #define USB_OTG_GOTGINT_HNGDET 0x00020000U
8924 #define USB_OTG_GOTGINT_ADTOCHG 0x00040000U
8925 #define USB_OTG_GOTGINT_DBCDNE 0x00080000U
8926 #define USB_OTG_GOTGINT_IDCHNG 0x00100000U
8928 /******************** Bit definition for USB_OTG_DCTL register ********************/
8929 #define USB_OTG_DCTL_RWUSIG 0x00000001U
8930 #define USB_OTG_DCTL_SDIS 0x00000002U
8931 #define USB_OTG_DCTL_GINSTS 0x00000004U
8932 #define USB_OTG_DCTL_GONSTS 0x00000008U
8934 #define USB_OTG_DCTL_TCTL 0x00000070U
8935 #define USB_OTG_DCTL_TCTL_0 0x00000010U
8936 #define USB_OTG_DCTL_TCTL_1 0x00000020U
8937 #define USB_OTG_DCTL_TCTL_2 0x00000040U
8938 #define USB_OTG_DCTL_SGINAK 0x00000080U
8939 #define USB_OTG_DCTL_CGINAK 0x00000100U
8940 #define USB_OTG_DCTL_SGONAK 0x00000200U
8941 #define USB_OTG_DCTL_CGONAK 0x00000400U
8942 #define USB_OTG_DCTL_POPRGDNE 0x00000800U
8944 /******************** Bit definition for USB_OTG_HFIR register ********************/
8945 #define USB_OTG_HFIR_FRIVL 0x0000FFFFU
8947 /******************** Bit definition for USB_OTG_HFNUM register ********************/
8948 #define USB_OTG_HFNUM_FRNUM 0x0000FFFFU
8949 #define USB_OTG_HFNUM_FTREM 0xFFFF0000U
8951 /******************** Bit definition for USB_OTG_DSTS register ********************/
8952 #define USB_OTG_DSTS_SUSPSTS 0x00000001U
8954 #define USB_OTG_DSTS_ENUMSPD 0x00000006U
8955 #define USB_OTG_DSTS_ENUMSPD_0 0x00000002U
8956 #define USB_OTG_DSTS_ENUMSPD_1 0x00000004U
8957 #define USB_OTG_DSTS_EERR 0x00000008U
8958 #define USB_OTG_DSTS_FNSOF 0x003FFF00U
8960 /******************** Bit definition for USB_OTG_GAHBCFG register ********************/
8961 #define USB_OTG_GAHBCFG_GINT 0x00000001U
8962 #define USB_OTG_GAHBCFG_HBSTLEN 0x0000001EU
8963 #define USB_OTG_GAHBCFG_HBSTLEN_0 0x00000002U
8964 #define USB_OTG_GAHBCFG_HBSTLEN_1 0x00000004U
8965 #define USB_OTG_GAHBCFG_HBSTLEN_2 0x00000008U
8966 #define USB_OTG_GAHBCFG_HBSTLEN_3 0x00000010U
8967 #define USB_OTG_GAHBCFG_DMAEN 0x00000020U
8968 #define USB_OTG_GAHBCFG_TXFELVL 0x00000080U
8969 #define USB_OTG_GAHBCFG_PTXFELVL 0x00000100U
8971 /******************** Bit definition for USB_OTG_GUSBCFG register ********************/
8972 #define USB_OTG_GUSBCFG_TOCAL 0x00000007U
8973 #define USB_OTG_GUSBCFG_TOCAL_0 0x00000001U
8974 #define USB_OTG_GUSBCFG_TOCAL_1 0x00000002U
8975 #define USB_OTG_GUSBCFG_TOCAL_2 0x00000004U
8976 #define USB_OTG_GUSBCFG_PHYSEL 0x00000040U
8977 #define USB_OTG_GUSBCFG_SRPCAP 0x00000100U
8978 #define USB_OTG_GUSBCFG_HNPCAP 0x00000200U
8979 #define USB_OTG_GUSBCFG_TRDT 0x00003C00U
8980 #define USB_OTG_GUSBCFG_TRDT_0 0x00000400U
8981 #define USB_OTG_GUSBCFG_TRDT_1 0x00000800U
8982 #define USB_OTG_GUSBCFG_TRDT_2 0x00001000U
8983 #define USB_OTG_GUSBCFG_TRDT_3 0x00002000U
8984 #define USB_OTG_GUSBCFG_PHYLPCS 0x00008000U
8985 #define USB_OTG_GUSBCFG_ULPIFSLS 0x00020000U
8986 #define USB_OTG_GUSBCFG_ULPIAR 0x00040000U
8987 #define USB_OTG_GUSBCFG_ULPICSM 0x00080000U
8988 #define USB_OTG_GUSBCFG_ULPIEVBUSD 0x00100000U
8989 #define USB_OTG_GUSBCFG_ULPIEVBUSI 0x00200000U
8990 #define USB_OTG_GUSBCFG_TSDPS 0x00400000U
8991 #define USB_OTG_GUSBCFG_PCCI 0x00800000U
8992 #define USB_OTG_GUSBCFG_PTCI 0x01000000U
8993 #define USB_OTG_GUSBCFG_ULPIIPD 0x02000000U
8994 #define USB_OTG_GUSBCFG_FHMOD 0x20000000U
8995 #define USB_OTG_GUSBCFG_FDMOD 0x40000000U
8996 #define USB_OTG_GUSBCFG_CTXPKT 0x80000000U
8998 /******************** Bit definition for USB_OTG_GRSTCTL register ********************/
8999 #define USB_OTG_GRSTCTL_CSRST 0x00000001U
9000 #define USB_OTG_GRSTCTL_HSRST 0x00000002U
9001 #define USB_OTG_GRSTCTL_FCRST 0x00000004U
9002 #define USB_OTG_GRSTCTL_RXFFLSH 0x00000010U
9003 #define USB_OTG_GRSTCTL_TXFFLSH 0x00000020U
9004 #define USB_OTG_GRSTCTL_TXFNUM 0x000007C0U
9005 #define USB_OTG_GRSTCTL_TXFNUM_0 0x00000040U
9006 #define USB_OTG_GRSTCTL_TXFNUM_1 0x00000080U
9007 #define USB_OTG_GRSTCTL_TXFNUM_2 0x00000100U
9008 #define USB_OTG_GRSTCTL_TXFNUM_3 0x00000200U
9009 #define USB_OTG_GRSTCTL_TXFNUM_4 0x00000400U
9010 #define USB_OTG_GRSTCTL_DMAREQ 0x40000000U
9011 #define USB_OTG_GRSTCTL_AHBIDL 0x80000000U
9013 /******************** Bit definition for USB_OTG_DIEPMSK register ********************/
9014 #define USB_OTG_DIEPMSK_XFRCM 0x00000001U
9015 #define USB_OTG_DIEPMSK_EPDM 0x00000002U
9016 #define USB_OTG_DIEPMSK_TOM 0x00000008U
9017 #define USB_OTG_DIEPMSK_ITTXFEMSK 0x00000010U
9018 #define USB_OTG_DIEPMSK_INEPNMM 0x00000020U
9019 #define USB_OTG_DIEPMSK_INEPNEM 0x00000040U
9020 #define USB_OTG_DIEPMSK_TXFURM 0x00000100U
9021 #define USB_OTG_DIEPMSK_BIM 0x00000200U
9023 /******************** Bit definition for USB_OTG_HPTXSTS register ********************/
9024 #define USB_OTG_HPTXSTS_PTXFSAVL 0x0000FFFFU
9025 #define USB_OTG_HPTXSTS_PTXQSAV 0x00FF0000U
9026 #define USB_OTG_HPTXSTS_PTXQSAV_0 0x00010000U
9027 #define USB_OTG_HPTXSTS_PTXQSAV_1 0x00020000U
9028 #define USB_OTG_HPTXSTS_PTXQSAV_2 0x00040000U
9029 #define USB_OTG_HPTXSTS_PTXQSAV_3 0x00080000U
9030 #define USB_OTG_HPTXSTS_PTXQSAV_4 0x00100000U
9031 #define USB_OTG_HPTXSTS_PTXQSAV_5 0x00200000U
9032 #define USB_OTG_HPTXSTS_PTXQSAV_6 0x00400000U
9033 #define USB_OTG_HPTXSTS_PTXQSAV_7 0x00800000U
9035 #define USB_OTG_HPTXSTS_PTXQTOP 0xFF000000U
9036 #define USB_OTG_HPTXSTS_PTXQTOP_0 0x01000000U
9037 #define USB_OTG_HPTXSTS_PTXQTOP_1 0x02000000U
9038 #define USB_OTG_HPTXSTS_PTXQTOP_2 0x04000000U
9039 #define USB_OTG_HPTXSTS_PTXQTOP_3 0x08000000U
9040 #define USB_OTG_HPTXSTS_PTXQTOP_4 0x10000000U
9041 #define USB_OTG_HPTXSTS_PTXQTOP_5 0x20000000U
9042 #define USB_OTG_HPTXSTS_PTXQTOP_6 0x40000000U
9043 #define USB_OTG_HPTXSTS_PTXQTOP_7 0x80000000U
9045 /******************** Bit definition for USB_OTG_HAINT register ********************/
9046 #define USB_OTG_HAINT_HAINT 0x0000FFFFU
9048 /******************** Bit definition for USB_OTG_DOEPMSK register ********************/
9049 #define USB_OTG_DOEPMSK_XFRCM 0x00000001U
9050 #define USB_OTG_DOEPMSK_EPDM 0x00000002U
9051 #define USB_OTG_DOEPMSK_STUPM 0x00000008U
9052 #define USB_OTG_DOEPMSK_OTEPDM 0x00000010U
9053 #define USB_OTG_DOEPMSK_OTEPSPRM 0x00000020U
9054 #define USB_OTG_DOEPMSK_B2BSTUP 0x00000040U
9055 #define USB_OTG_DOEPMSK_OPEM 0x00000100U
9056 #define USB_OTG_DOEPMSK_BOIM 0x00000200U
9058 /******************** Bit definition for USB_OTG_GINTSTS register ********************/
9059 #define USB_OTG_GINTSTS_CMOD 0x00000001U
9060 #define USB_OTG_GINTSTS_MMIS 0x00000002U
9061 #define USB_OTG_GINTSTS_OTGINT 0x00000004U
9062 #define USB_OTG_GINTSTS_SOF 0x00000008U
9063 #define USB_OTG_GINTSTS_RXFLVL 0x00000010U
9064 #define USB_OTG_GINTSTS_NPTXFE 0x00000020U
9065 #define USB_OTG_GINTSTS_GINAKEFF 0x00000040U
9066 #define USB_OTG_GINTSTS_BOUTNAKEFF 0x00000080U
9067 #define USB_OTG_GINTSTS_ESUSP 0x00000400U
9068 #define USB_OTG_GINTSTS_USBSUSP 0x00000800U
9069 #define USB_OTG_GINTSTS_USBRST 0x00001000U
9070 #define USB_OTG_GINTSTS_ENUMDNE 0x00002000U
9071 #define USB_OTG_GINTSTS_ISOODRP 0x00004000U
9072 #define USB_OTG_GINTSTS_EOPF 0x00008000U
9073 #define USB_OTG_GINTSTS_IEPINT 0x00040000U
9074 #define USB_OTG_GINTSTS_OEPINT 0x00080000U
9075 #define USB_OTG_GINTSTS_IISOIXFR 0x00100000U
9076 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT 0x00200000U
9077 #define USB_OTG_GINTSTS_DATAFSUSP 0x00400000U
9078 #define USB_OTG_GINTSTS_RSTDET 0x00800000U
9079 #define USB_OTG_GINTSTS_HPRTINT 0x01000000U
9080 #define USB_OTG_GINTSTS_HCINT 0x02000000U
9081 #define USB_OTG_GINTSTS_PTXFE 0x04000000U
9082 #define USB_OTG_GINTSTS_LPMINT 0x08000000U
9083 #define USB_OTG_GINTSTS_CIDSCHG 0x10000000U
9084 #define USB_OTG_GINTSTS_DISCINT 0x20000000U
9085 #define USB_OTG_GINTSTS_SRQINT 0x40000000U
9086 #define USB_OTG_GINTSTS_WKUINT 0x80000000U
9088 /******************** Bit definition for USB_OTG_GINTMSK register ********************/
9089 #define USB_OTG_GINTMSK_MMISM 0x00000002U
9090 #define USB_OTG_GINTMSK_OTGINT 0x00000004U
9091 #define USB_OTG_GINTMSK_SOFM 0x00000008U
9092 #define USB_OTG_GINTMSK_RXFLVLM 0x00000010U
9093 #define USB_OTG_GINTMSK_NPTXFEM 0x00000020U
9094 #define USB_OTG_GINTMSK_GINAKEFFM 0x00000040U
9095 #define USB_OTG_GINTMSK_GONAKEFFM 0x00000080U
9096 #define USB_OTG_GINTMSK_ESUSPM 0x00000400U
9097 #define USB_OTG_GINTMSK_USBSUSPM 0x00000800U
9098 #define USB_OTG_GINTMSK_USBRST 0x00001000U
9099 #define USB_OTG_GINTMSK_ENUMDNEM 0x00002000U
9100 #define USB_OTG_GINTMSK_ISOODRPM 0x00004000U
9101 #define USB_OTG_GINTMSK_EOPFM 0x00008000U
9102 #define USB_OTG_GINTMSK_EPMISM 0x00020000U
9103 #define USB_OTG_GINTMSK_IEPINT 0x00040000U
9104 #define USB_OTG_GINTMSK_OEPINT 0x00080000U
9105 #define USB_OTG_GINTMSK_IISOIXFRM 0x00100000U
9106 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM 0x00200000U
9107 #define USB_OTG_GINTMSK_FSUSPM 0x00400000U
9108 #define USB_OTG_GINTMSK_RSTDEM 0x00800000U
9109 #define USB_OTG_GINTMSK_PRTIM 0x01000000U
9110 #define USB_OTG_GINTMSK_HCIM 0x02000000U
9111 #define USB_OTG_GINTMSK_PTXFEM 0x04000000U
9112 #define USB_OTG_GINTMSK_LPMINTM 0x08000000U
9113 #define USB_OTG_GINTMSK_CIDSCHGM 0x10000000U
9114 #define USB_OTG_GINTMSK_DISCINT 0x20000000U
9115 #define USB_OTG_GINTMSK_SRQIM 0x40000000U
9116 #define USB_OTG_GINTMSK_WUIM 0x80000000U
9118 /******************** Bit definition for USB_OTG_DAINT register ********************/
9119 #define USB_OTG_DAINT_IEPINT 0x0000FFFFU
9120 #define USB_OTG_DAINT_OEPINT 0xFFFF0000U
9122 /******************** Bit definition for USB_OTG_HAINTMSK register ********************/
9123 #define USB_OTG_HAINTMSK_HAINTM 0x0000FFFFU
9125 /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
9126 #define USB_OTG_GRXSTSP_EPNUM 0x0000000FU
9127 #define USB_OTG_GRXSTSP_BCNT 0x00007FF0U
9128 #define USB_OTG_GRXSTSP_DPID 0x00018000U
9129 #define USB_OTG_GRXSTSP_PKTSTS 0x001E0000U
9131 /******************** Bit definition for USB_OTG_DAINTMSK register ********************/
9132 #define USB_OTG_DAINTMSK_IEPM 0x0000FFFFU
9133 #define USB_OTG_DAINTMSK_OEPM 0xFFFF0000U
9135 /******************** Bit definition for OTG register ********************/
9136 
9137 #define USB_OTG_CHNUM 0x0000000FU
9138 #define USB_OTG_CHNUM_0 0x00000001U
9139 #define USB_OTG_CHNUM_1 0x00000002U
9140 #define USB_OTG_CHNUM_2 0x00000004U
9141 #define USB_OTG_CHNUM_3 0x00000008U
9142 #define USB_OTG_BCNT 0x00007FF0U
9144 #define USB_OTG_DPID 0x00018000U
9145 #define USB_OTG_DPID_0 0x00008000U
9146 #define USB_OTG_DPID_1 0x00010000U
9148 #define USB_OTG_PKTSTS 0x001E0000U
9149 #define USB_OTG_PKTSTS_0 0x00020000U
9150 #define USB_OTG_PKTSTS_1 0x00040000U
9151 #define USB_OTG_PKTSTS_2 0x00080000U
9152 #define USB_OTG_PKTSTS_3 0x00100000U
9154 #define USB_OTG_EPNUM 0x0000000FU
9155 #define USB_OTG_EPNUM_0 0x00000001U
9156 #define USB_OTG_EPNUM_1 0x00000002U
9157 #define USB_OTG_EPNUM_2 0x00000004U
9158 #define USB_OTG_EPNUM_3 0x00000008U
9160 #define USB_OTG_FRMNUM 0x01E00000U
9161 #define USB_OTG_FRMNUM_0 0x00200000U
9162 #define USB_OTG_FRMNUM_1 0x00400000U
9163 #define USB_OTG_FRMNUM_2 0x00800000U
9164 #define USB_OTG_FRMNUM_3 0x01000000U
9166 /******************** Bit definition for OTG register ********************/
9167 
9168 #define USB_OTG_CHNUM 0x0000000FU
9169 #define USB_OTG_CHNUM_0 0x00000001U
9170 #define USB_OTG_CHNUM_1 0x00000002U
9171 #define USB_OTG_CHNUM_2 0x00000004U
9172 #define USB_OTG_CHNUM_3 0x00000008U
9173 #define USB_OTG_BCNT 0x00007FF0U
9175 #define USB_OTG_DPID 0x00018000U
9176 #define USB_OTG_DPID_0 0x00008000U
9177 #define USB_OTG_DPID_1 0x00010000U
9179 #define USB_OTG_PKTSTS 0x001E0000U
9180 #define USB_OTG_PKTSTS_0 0x00020000U
9181 #define USB_OTG_PKTSTS_1 0x00040000U
9182 #define USB_OTG_PKTSTS_2 0x00080000U
9183 #define USB_OTG_PKTSTS_3 0x00100000U
9185 #define USB_OTG_EPNUM 0x0000000FU
9186 #define USB_OTG_EPNUM_0 0x00000001U
9187 #define USB_OTG_EPNUM_1 0x00000002U
9188 #define USB_OTG_EPNUM_2 0x00000004U
9189 #define USB_OTG_EPNUM_3 0x00000008U
9191 #define USB_OTG_FRMNUM 0x01E00000U
9192 #define USB_OTG_FRMNUM_0 0x00200000U
9193 #define USB_OTG_FRMNUM_1 0x00400000U
9194 #define USB_OTG_FRMNUM_2 0x00800000U
9195 #define USB_OTG_FRMNUM_3 0x01000000U
9197 /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/
9198 #define USB_OTG_GRXFSIZ_RXFD 0x0000FFFFU
9200 /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/
9201 #define USB_OTG_DVBUSDIS_VBUSDT 0x0000FFFFU
9203 /******************** Bit definition for OTG register ********************/
9204 #define USB_OTG_NPTXFSA 0x0000FFFFU
9205 #define USB_OTG_NPTXFD 0xFFFF0000U
9206 #define USB_OTG_TX0FSA 0x0000FFFFU
9207 #define USB_OTG_TX0FD 0xFFFF0000U
9209 /******************** Bit definition for USB_OTG_DVBUSPULSE register ********************/
9210 #define USB_OTG_DVBUSPULSE_DVBUSP 0x00000FFFU
9212 /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/
9213 #define USB_OTG_GNPTXSTS_NPTXFSAV 0x0000FFFFU
9215 #define USB_OTG_GNPTXSTS_NPTQXSAV 0x00FF0000U
9216 #define USB_OTG_GNPTXSTS_NPTQXSAV_0 0x00010000U
9217 #define USB_OTG_GNPTXSTS_NPTQXSAV_1 0x00020000U
9218 #define USB_OTG_GNPTXSTS_NPTQXSAV_2 0x00040000U
9219 #define USB_OTG_GNPTXSTS_NPTQXSAV_3 0x00080000U
9220 #define USB_OTG_GNPTXSTS_NPTQXSAV_4 0x00100000U
9221 #define USB_OTG_GNPTXSTS_NPTQXSAV_5 0x00200000U
9222 #define USB_OTG_GNPTXSTS_NPTQXSAV_6 0x00400000U
9223 #define USB_OTG_GNPTXSTS_NPTQXSAV_7 0x00800000U
9225 #define USB_OTG_GNPTXSTS_NPTXQTOP 0x7F000000U
9226 #define USB_OTG_GNPTXSTS_NPTXQTOP_0 0x01000000U
9227 #define USB_OTG_GNPTXSTS_NPTXQTOP_1 0x02000000U
9228 #define USB_OTG_GNPTXSTS_NPTXQTOP_2 0x04000000U
9229 #define USB_OTG_GNPTXSTS_NPTXQTOP_3 0x08000000U
9230 #define USB_OTG_GNPTXSTS_NPTXQTOP_4 0x10000000U
9231 #define USB_OTG_GNPTXSTS_NPTXQTOP_5 0x20000000U
9232 #define USB_OTG_GNPTXSTS_NPTXQTOP_6 0x40000000U
9234 /******************** Bit definition for USB_OTG_DTHRCTL register ********************/
9235 #define USB_OTG_DTHRCTL_NONISOTHREN 0x00000001U
9236 #define USB_OTG_DTHRCTL_ISOTHREN 0x00000002U
9238 #define USB_OTG_DTHRCTL_TXTHRLEN 0x000007FCU
9239 #define USB_OTG_DTHRCTL_TXTHRLEN_0 0x00000004U
9240 #define USB_OTG_DTHRCTL_TXTHRLEN_1 0x00000008U
9241 #define USB_OTG_DTHRCTL_TXTHRLEN_2 0x00000010U
9242 #define USB_OTG_DTHRCTL_TXTHRLEN_3 0x00000020U
9243 #define USB_OTG_DTHRCTL_TXTHRLEN_4 0x00000040U
9244 #define USB_OTG_DTHRCTL_TXTHRLEN_5 0x00000080U
9245 #define USB_OTG_DTHRCTL_TXTHRLEN_6 0x00000100U
9246 #define USB_OTG_DTHRCTL_TXTHRLEN_7 0x00000200U
9247 #define USB_OTG_DTHRCTL_TXTHRLEN_8 0x00000400U
9248 #define USB_OTG_DTHRCTL_RXTHREN 0x00010000U
9250 #define USB_OTG_DTHRCTL_RXTHRLEN 0x03FE0000U
9251 #define USB_OTG_DTHRCTL_RXTHRLEN_0 0x00020000U
9252 #define USB_OTG_DTHRCTL_RXTHRLEN_1 0x00040000U
9253 #define USB_OTG_DTHRCTL_RXTHRLEN_2 0x00080000U
9254 #define USB_OTG_DTHRCTL_RXTHRLEN_3 0x00100000U
9255 #define USB_OTG_DTHRCTL_RXTHRLEN_4 0x00200000U
9256 #define USB_OTG_DTHRCTL_RXTHRLEN_5 0x00400000U
9257 #define USB_OTG_DTHRCTL_RXTHRLEN_6 0x00800000U
9258 #define USB_OTG_DTHRCTL_RXTHRLEN_7 0x01000000U
9259 #define USB_OTG_DTHRCTL_RXTHRLEN_8 0x02000000U
9260 #define USB_OTG_DTHRCTL_ARPEN 0x08000000U
9262 /******************** Bit definition for USB_OTG_DIEPEMPMSK register ********************/
9263 #define USB_OTG_DIEPEMPMSK_INEPTXFEM 0x0000FFFFU
9265 /******************** Bit definition for USB_OTG_DEACHINT register ********************/
9266 #define USB_OTG_DEACHINT_IEP1INT 0x00000002U
9267 #define USB_OTG_DEACHINT_OEP1INT 0x00020000U
9269 /******************** Bit definition for USB_OTG_GCCFG register ********************/
9270 #define USB_OTG_GCCFG_PWRDWN 0x00010000U
9271 #define USB_OTG_GCCFG_VBDEN 0x00200000U
9273 /******************** Bit definition for USB_OTG_GPWRDN) register ********************/
9274 #define USB_OTG_GPWRDN_ADPMEN 0x00000001U
9275 #define USB_OTG_GPWRDN_ADPIF 0x00800000U
9277 /******************** Bit definition for USB_OTG_DEACHINTMSK register ********************/
9278 #define USB_OTG_DEACHINTMSK_IEP1INTM 0x00000002U
9279 #define USB_OTG_DEACHINTMSK_OEP1INTM 0x00020000U
9281 /******************** Bit definition for USB_OTG_CID register ********************/
9282 #define USB_OTG_CID_PRODUCT_ID 0xFFFFFFFFU
9284 /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
9285 #define USB_OTG_GLPMCFG_LPMEN 0x00000001U
9286 #define USB_OTG_GLPMCFG_LPMACK 0x00000002U
9287 #define USB_OTG_GLPMCFG_BESL 0x0000003CU
9288 #define USB_OTG_GLPMCFG_REMWAKE 0x00000040U
9289 #define USB_OTG_GLPMCFG_L1SSEN 0x00000080U
9290 #define USB_OTG_GLPMCFG_BESLTHRS 0x00000F00U
9291 #define USB_OTG_GLPMCFG_L1DSEN 0x00001000U
9292 #define USB_OTG_GLPMCFG_LPMRSP 0x00006000U
9293 #define USB_OTG_GLPMCFG_SLPSTS 0x00008000U
9294 #define USB_OTG_GLPMCFG_L1RSMOK 0x00010000U
9295 #define USB_OTG_GLPMCFG_LPMCHIDX 0x001E0000U
9296 #define USB_OTG_GLPMCFG_LPMRCNT 0x00E00000U
9297 #define USB_OTG_GLPMCFG_SNDLPM 0x01000000U
9298 #define USB_OTG_GLPMCFG_LPMRCNTSTS 0x0E000000U
9299 #define USB_OTG_GLPMCFG_ENBESL 0x10000000U
9301 /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/
9302 #define USB_OTG_DIEPEACHMSK1_XFRCM 0x00000001U
9303 #define USB_OTG_DIEPEACHMSK1_EPDM 0x00000002U
9304 #define USB_OTG_DIEPEACHMSK1_TOM 0x00000008U
9305 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK 0x00000010U
9306 #define USB_OTG_DIEPEACHMSK1_INEPNMM 0x00000020U
9307 #define USB_OTG_DIEPEACHMSK1_INEPNEM 0x00000040U
9308 #define USB_OTG_DIEPEACHMSK1_TXFURM 0x00000100U
9309 #define USB_OTG_DIEPEACHMSK1_BIM 0x00000200U
9310 #define USB_OTG_DIEPEACHMSK1_NAKM 0x00002000U
9312 /******************** Bit definition for USB_OTG_HPRT register ********************/
9313 #define USB_OTG_HPRT_PCSTS 0x00000001U
9314 #define USB_OTG_HPRT_PCDET 0x00000002U
9315 #define USB_OTG_HPRT_PENA 0x00000004U
9316 #define USB_OTG_HPRT_PENCHNG 0x00000008U
9317 #define USB_OTG_HPRT_POCA 0x00000010U
9318 #define USB_OTG_HPRT_POCCHNG 0x00000020U
9319 #define USB_OTG_HPRT_PRES 0x00000040U
9320 #define USB_OTG_HPRT_PSUSP 0x00000080U
9321 #define USB_OTG_HPRT_PRST 0x00000100U
9323 #define USB_OTG_HPRT_PLSTS 0x00000C00U
9324 #define USB_OTG_HPRT_PLSTS_0 0x00000400U
9325 #define USB_OTG_HPRT_PLSTS_1 0x00000800U
9326 #define USB_OTG_HPRT_PPWR 0x00001000U
9328 #define USB_OTG_HPRT_PTCTL 0x0001E000U
9329 #define USB_OTG_HPRT_PTCTL_0 0x00002000U
9330 #define USB_OTG_HPRT_PTCTL_1 0x00004000U
9331 #define USB_OTG_HPRT_PTCTL_2 0x00008000U
9332 #define USB_OTG_HPRT_PTCTL_3 0x00010000U
9334 #define USB_OTG_HPRT_PSPD 0x00060000U
9335 #define USB_OTG_HPRT_PSPD_0 0x00020000U
9336 #define USB_OTG_HPRT_PSPD_1 0x00040000U
9338 /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/
9339 #define USB_OTG_DOEPEACHMSK1_XFRCM 0x00000001U
9340 #define USB_OTG_DOEPEACHMSK1_EPDM 0x00000002U
9341 #define USB_OTG_DOEPEACHMSK1_TOM 0x00000008U
9342 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK 0x00000010U
9343 #define USB_OTG_DOEPEACHMSK1_INEPNMM 0x00000020U
9344 #define USB_OTG_DOEPEACHMSK1_INEPNEM 0x00000040U
9345 #define USB_OTG_DOEPEACHMSK1_TXFURM 0x00000100U
9346 #define USB_OTG_DOEPEACHMSK1_BIM 0x00000200U
9347 #define USB_OTG_DOEPEACHMSK1_BERRM 0x00001000U
9348 #define USB_OTG_DOEPEACHMSK1_NAKM 0x00002000U
9349 #define USB_OTG_DOEPEACHMSK1_NYETM 0x00004000U
9351 /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/
9352 #define USB_OTG_HPTXFSIZ_PTXSA 0x0000FFFFU
9353 #define USB_OTG_HPTXFSIZ_PTXFD 0xFFFF0000U
9355 /******************** Bit definition for USB_OTG_DIEPCTL register ********************/
9356 #define USB_OTG_DIEPCTL_MPSIZ 0x000007FFU
9357 #define USB_OTG_DIEPCTL_USBAEP 0x00008000U
9358 #define USB_OTG_DIEPCTL_EONUM_DPID 0x00010000U
9359 #define USB_OTG_DIEPCTL_NAKSTS 0x00020000U
9361 #define USB_OTG_DIEPCTL_EPTYP 0x000C0000U
9362 #define USB_OTG_DIEPCTL_EPTYP_0 0x00040000U
9363 #define USB_OTG_DIEPCTL_EPTYP_1 0x00080000U
9364 #define USB_OTG_DIEPCTL_STALL 0x00200000U
9366 #define USB_OTG_DIEPCTL_TXFNUM 0x03C00000U
9367 #define USB_OTG_DIEPCTL_TXFNUM_0 0x00400000U
9368 #define USB_OTG_DIEPCTL_TXFNUM_1 0x00800000U
9369 #define USB_OTG_DIEPCTL_TXFNUM_2 0x01000000U
9370 #define USB_OTG_DIEPCTL_TXFNUM_3 0x02000000U
9371 #define USB_OTG_DIEPCTL_CNAK 0x04000000U
9372 #define USB_OTG_DIEPCTL_SNAK 0x08000000U
9373 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM 0x10000000U
9374 #define USB_OTG_DIEPCTL_SODDFRM 0x20000000U
9375 #define USB_OTG_DIEPCTL_EPDIS 0x40000000U
9376 #define USB_OTG_DIEPCTL_EPENA 0x80000000U
9378 /******************** Bit definition for USB_OTG_HCCHAR register ********************/
9379 #define USB_OTG_HCCHAR_MPSIZ 0x000007FFU
9381 #define USB_OTG_HCCHAR_EPNUM 0x00007800U
9382 #define USB_OTG_HCCHAR_EPNUM_0 0x00000800U
9383 #define USB_OTG_HCCHAR_EPNUM_1 0x00001000U
9384 #define USB_OTG_HCCHAR_EPNUM_2 0x00002000U
9385 #define USB_OTG_HCCHAR_EPNUM_3 0x00004000U
9386 #define USB_OTG_HCCHAR_EPDIR 0x00008000U
9387 #define USB_OTG_HCCHAR_LSDEV 0x00020000U
9389 #define USB_OTG_HCCHAR_EPTYP 0x000C0000U
9390 #define USB_OTG_HCCHAR_EPTYP_0 0x00040000U
9391 #define USB_OTG_HCCHAR_EPTYP_1 0x00080000U
9393 #define USB_OTG_HCCHAR_MC 0x00300000U
9394 #define USB_OTG_HCCHAR_MC_0 0x00100000U
9395 #define USB_OTG_HCCHAR_MC_1 0x00200000U
9397 #define USB_OTG_HCCHAR_DAD 0x1FC00000U
9398 #define USB_OTG_HCCHAR_DAD_0 0x00400000U
9399 #define USB_OTG_HCCHAR_DAD_1 0x00800000U
9400 #define USB_OTG_HCCHAR_DAD_2 0x01000000U
9401 #define USB_OTG_HCCHAR_DAD_3 0x02000000U
9402 #define USB_OTG_HCCHAR_DAD_4 0x04000000U
9403 #define USB_OTG_HCCHAR_DAD_5 0x08000000U
9404 #define USB_OTG_HCCHAR_DAD_6 0x10000000U
9405 #define USB_OTG_HCCHAR_ODDFRM 0x20000000U
9406 #define USB_OTG_HCCHAR_CHDIS 0x40000000U
9407 #define USB_OTG_HCCHAR_CHENA 0x80000000U
9409 /******************** Bit definition for USB_OTG_HCSPLT register ********************/
9410 
9411 #define USB_OTG_HCSPLT_PRTADDR 0x0000007FU
9412 #define USB_OTG_HCSPLT_PRTADDR_0 0x00000001U
9413 #define USB_OTG_HCSPLT_PRTADDR_1 0x00000002U
9414 #define USB_OTG_HCSPLT_PRTADDR_2 0x00000004U
9415 #define USB_OTG_HCSPLT_PRTADDR_3 0x00000008U
9416 #define USB_OTG_HCSPLT_PRTADDR_4 0x00000010U
9417 #define USB_OTG_HCSPLT_PRTADDR_5 0x00000020U
9418 #define USB_OTG_HCSPLT_PRTADDR_6 0x00000040U
9420 #define USB_OTG_HCSPLT_HUBADDR 0x00003F80U
9421 #define USB_OTG_HCSPLT_HUBADDR_0 0x00000080U
9422 #define USB_OTG_HCSPLT_HUBADDR_1 0x00000100U
9423 #define USB_OTG_HCSPLT_HUBADDR_2 0x00000200U
9424 #define USB_OTG_HCSPLT_HUBADDR_3 0x00000400U
9425 #define USB_OTG_HCSPLT_HUBADDR_4 0x00000800U
9426 #define USB_OTG_HCSPLT_HUBADDR_5 0x00001000U
9427 #define USB_OTG_HCSPLT_HUBADDR_6 0x00002000U
9429 #define USB_OTG_HCSPLT_XACTPOS 0x0000C000U
9430 #define USB_OTG_HCSPLT_XACTPOS_0 0x00004000U
9431 #define USB_OTG_HCSPLT_XACTPOS_1 0x00008000U
9432 #define USB_OTG_HCSPLT_COMPLSPLT 0x00010000U
9433 #define USB_OTG_HCSPLT_SPLITEN 0x80000000U
9435 /******************** Bit definition for USB_OTG_HCINT register ********************/
9436 #define USB_OTG_HCINT_XFRC 0x00000001U
9437 #define USB_OTG_HCINT_CHH 0x00000002U
9438 #define USB_OTG_HCINT_AHBERR 0x00000004U
9439 #define USB_OTG_HCINT_STALL 0x00000008U
9440 #define USB_OTG_HCINT_NAK 0x00000010U
9441 #define USB_OTG_HCINT_ACK 0x00000020U
9442 #define USB_OTG_HCINT_NYET 0x00000040U
9443 #define USB_OTG_HCINT_TXERR 0x00000080U
9444 #define USB_OTG_HCINT_BBERR 0x00000100U
9445 #define USB_OTG_HCINT_FRMOR 0x00000200U
9446 #define USB_OTG_HCINT_DTERR 0x00000400U
9448 /******************** Bit definition for USB_OTG_DIEPINT register ********************/
9449 #define USB_OTG_DIEPINT_XFRC 0x00000001U
9450 #define USB_OTG_DIEPINT_EPDISD 0x00000002U
9451 #define USB_OTG_DIEPINT_TOC 0x00000008U
9452 #define USB_OTG_DIEPINT_ITTXFE 0x00000010U
9453 #define USB_OTG_DIEPINT_INEPNE 0x00000040U
9454 #define USB_OTG_DIEPINT_TXFE 0x00000080U
9455 #define USB_OTG_DIEPINT_TXFIFOUDRN 0x00000100U
9456 #define USB_OTG_DIEPINT_BNA 0x00000200U
9457 #define USB_OTG_DIEPINT_PKTDRPSTS 0x00000800U
9458 #define USB_OTG_DIEPINT_BERR 0x00001000U
9459 #define USB_OTG_DIEPINT_NAK 0x00002000U
9461 /******************** Bit definition for USB_OTG_HCINTMSK register ********************/
9462 #define USB_OTG_HCINTMSK_XFRCM 0x00000001U
9463 #define USB_OTG_HCINTMSK_CHHM 0x00000002U
9464 #define USB_OTG_HCINTMSK_AHBERR 0x00000004U
9465 #define USB_OTG_HCINTMSK_STALLM 0x00000008U
9466 #define USB_OTG_HCINTMSK_NAKM 0x00000010U
9467 #define USB_OTG_HCINTMSK_ACKM 0x00000020U
9468 #define USB_OTG_HCINTMSK_NYET 0x00000040U
9469 #define USB_OTG_HCINTMSK_TXERRM 0x00000080U
9470 #define USB_OTG_HCINTMSK_BBERRM 0x00000100U
9471 #define USB_OTG_HCINTMSK_FRMORM 0x00000200U
9472 #define USB_OTG_HCINTMSK_DTERRM 0x00000400U
9474 /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
9475 
9476 #define USB_OTG_DIEPTSIZ_XFRSIZ 0x0007FFFFU
9477 #define USB_OTG_DIEPTSIZ_PKTCNT 0x1FF80000U
9478 #define USB_OTG_DIEPTSIZ_MULCNT 0x60000000U
9479 /******************** Bit definition for USB_OTG_HCTSIZ register ********************/
9480 #define USB_OTG_HCTSIZ_XFRSIZ 0x0007FFFFU
9481 #define USB_OTG_HCTSIZ_PKTCNT 0x1FF80000U
9482 #define USB_OTG_HCTSIZ_DOPING 0x80000000U
9483 #define USB_OTG_HCTSIZ_DPID 0x60000000U
9484 #define USB_OTG_HCTSIZ_DPID_0 0x20000000U
9485 #define USB_OTG_HCTSIZ_DPID_1 0x40000000U
9487 /******************** Bit definition for USB_OTG_DIEPDMA register ********************/
9488 #define USB_OTG_DIEPDMA_DMAADDR 0xFFFFFFFFU
9490 /******************** Bit definition for USB_OTG_HCDMA register ********************/
9491 #define USB_OTG_HCDMA_DMAADDR 0xFFFFFFFFU
9493 /******************** Bit definition for USB_OTG_DTXFSTS register ********************/
9494 #define USB_OTG_DTXFSTS_INEPTFSAV 0x0000FFFFU
9496 /******************** Bit definition for USB_OTG_DIEPTXF register ********************/
9497 #define USB_OTG_DIEPTXF_INEPTXSA 0x0000FFFFU
9498 #define USB_OTG_DIEPTXF_INEPTXFD 0xFFFF0000U
9500 /******************** Bit definition for USB_OTG_DOEPCTL register ********************/
9501 #define USB_OTG_DOEPCTL_MPSIZ 0x000007FFU
9502 #define USB_OTG_DOEPCTL_USBAEP 0x00008000U
9503 #define USB_OTG_DOEPCTL_NAKSTS 0x00020000U
9504 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM 0x10000000U
9505 #define USB_OTG_DOEPCTL_SODDFRM 0x20000000U
9506 #define USB_OTG_DOEPCTL_EPTYP 0x000C0000U
9507 #define USB_OTG_DOEPCTL_EPTYP_0 0x00040000U
9508 #define USB_OTG_DOEPCTL_EPTYP_1 0x00080000U
9509 #define USB_OTG_DOEPCTL_SNPM 0x00100000U
9510 #define USB_OTG_DOEPCTL_STALL 0x00200000U
9511 #define USB_OTG_DOEPCTL_CNAK 0x04000000U
9512 #define USB_OTG_DOEPCTL_SNAK 0x08000000U
9513 #define USB_OTG_DOEPCTL_EPDIS 0x40000000U
9514 #define USB_OTG_DOEPCTL_EPENA 0x80000000U
9516 /******************** Bit definition for USB_OTG_DOEPINT register ********************/
9517 #define USB_OTG_DOEPINT_XFRC 0x00000001U
9518 #define USB_OTG_DOEPINT_EPDISD 0x00000002U
9519 #define USB_OTG_DOEPINT_STUP 0x00000008U
9520 #define USB_OTG_DOEPINT_OTEPDIS 0x00000010U
9521 #define USB_OTG_DOEPINT_OTEPSPR 0x00000020U
9522 #define USB_OTG_DOEPINT_B2BSTUP 0x00000040U
9523 #define USB_OTG_DOEPINT_NYET 0x00004000U
9525 /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/
9526 #define USB_OTG_DOEPTSIZ_XFRSIZ 0x0007FFFFU
9527 #define USB_OTG_DOEPTSIZ_PKTCNT 0x1FF80000U
9529 #define USB_OTG_DOEPTSIZ_STUPCNT 0x60000000U
9530 #define USB_OTG_DOEPTSIZ_STUPCNT_0 0x20000000U
9531 #define USB_OTG_DOEPTSIZ_STUPCNT_1 0x40000000U
9533 /******************** Bit definition for PCGCCTL register ********************/
9534 #define USB_OTG_PCGCCTL_STOPCLK 0x00000001U
9535 #define USB_OTG_PCGCCTL_GATECLK 0x00000002U
9536 #define USB_OTG_PCGCCTL_PHYSUSP 0x00000010U
9538 /******************************************************************************/
9539 /* */
9540 /* JPEG Encoder/Decoder */
9541 /* */
9542 /******************************************************************************/
9543 /******************** Bit definition for CONFR0 register ********************/
9544 #define JPEG_CONFR0_START 0x00000001U
9546 /******************** Bit definition for CONFR1 register *******************/
9547 #define JPEG_CONFR1_NF 0x00000003U
9548 #define JPEG_CONFR1_NF_0 0x00000001U
9549 #define JPEG_CONFR1_NF_1 0x00000002U
9550 #define JPEG_CONFR1_RE 0x00000004U
9551 #define JPEG_CONFR1_DE 0x00000008U
9552 #define JPEG_CONFR1_COLORSPACE 0x00000030U
9553 #define JPEG_CONFR1_COLORSPACE_0 0x00000010U
9554 #define JPEG_CONFR1_COLORSPACE_1 0x00000020U
9555 #define JPEG_CONFR1_NS 0x000000C0U
9556 #define JPEG_CONFR1_NS_0 0x00000040U
9557 #define JPEG_CONFR1_NS_1 0x00000080U
9558 #define JPEG_CONFR1_HDR 0x00000100U
9559 #define JPEG_CONFR1_YSIZE 0xFFFF0000U
9561 /******************** Bit definition for CONFR2 register *******************/
9562 #define JPEG_CONFR2_NMCU 0x03FFFFFFU
9564 /******************** Bit definition for CONFR3 register *******************/
9565 #define JPEG_CONFR3_NRST 0x0000FFFFU
9566 #define JPEG_CONFR3_XSIZE 0xFFFF0000U
9568 /******************** Bit definition for CONFR4 register *******************/
9569 #define JPEG_CONFR4_HD 0x00000001U
9570 #define JPEG_CONFR4_HA 0x00000002U
9571 #define JPEG_CONFR4_QT 0x0000000CU
9572 #define JPEG_CONFR4_QT_0 0x00000004U
9573 #define JPEG_CONFR4_QT_1 0x00000008U
9574 #define JPEG_CONFR4_NB 0x000000F0U
9575 #define JPEG_CONFR4_NB_0 0x00000010U
9576 #define JPEG_CONFR4_NB_1 0x00000020U
9577 #define JPEG_CONFR4_NB_2 0x00000040U
9578 #define JPEG_CONFR4_NB_3 0x00000080U
9579 #define JPEG_CONFR4_VSF 0x00000F00U
9580 #define JPEG_CONFR4_VSF_0 0x00000100U
9581 #define JPEG_CONFR4_VSF_1 0x00000200U
9582 #define JPEG_CONFR4_VSF_2 0x00000400U
9583 #define JPEG_CONFR4_VSF_3 0x00000800U
9584 #define JPEG_CONFR4_HSF 0x0000F000U
9585 #define JPEG_CONFR4_HSF_0 0x00001000U
9586 #define JPEG_CONFR4_HSF_1 0x00002000U
9587 #define JPEG_CONFR4_HSF_2 0x00004000U
9588 #define JPEG_CONFR4_HSF_3 0x00008000U
9590 /******************** Bit definition for CONFR5 register *******************/
9591 #define JPEG_CONFR5_HD 0x00000001U
9592 #define JPEG_CONFR5_HA 0x00000002U
9593 #define JPEG_CONFR5_QT 0x0000000CU
9594 #define JPEG_CONFR5_QT_0 0x00000004U
9595 #define JPEG_CONFR5_QT_1 0x00000008U
9596 #define JPEG_CONFR5_NB 0x000000F0U
9597 #define JPEG_CONFR5_NB_0 0x00000010U
9598 #define JPEG_CONFR5_NB_1 0x00000020U
9599 #define JPEG_CONFR5_NB_2 0x00000040U
9600 #define JPEG_CONFR5_NB_3 0x00000080U
9601 #define JPEG_CONFR5_VSF 0x00000F00U
9602 #define JPEG_CONFR5_VSF_0 0x00000100U
9603 #define JPEG_CONFR5_VSF_1 0x00000200U
9604 #define JPEG_CONFR5_VSF_2 0x00000400U
9605 #define JPEG_CONFR5_VSF_3 0x00000800U
9606 #define JPEG_CONFR5_HSF 0x0000F000U
9607 #define JPEG_CONFR5_HSF_0 0x00001000U
9608 #define JPEG_CONFR5_HSF_1 0x00002000U
9609 #define JPEG_CONFR5_HSF_2 0x00004000U
9610 #define JPEG_CONFR5_HSF_3 0x00008000U
9612 /******************** Bit definition for CONFR6 register *******************/
9613 #define JPEG_CONFR6_HD 0x00000001U
9614 #define JPEG_CONFR6_HA 0x00000002U
9615 #define JPEG_CONFR6_QT 0x0000000CU
9616 #define JPEG_CONFR6_QT_0 0x00000004U
9617 #define JPEG_CONFR6_QT_1 0x00000008U
9618 #define JPEG_CONFR6_NB 0x000000F0U
9619 #define JPEG_CONFR6_NB_0 0x00000010U
9620 #define JPEG_CONFR6_NB_1 0x00000020U
9621 #define JPEG_CONFR6_NB_2 0x00000040U
9622 #define JPEG_CONFR6_NB_3 0x00000080U
9623 #define JPEG_CONFR6_VSF 0x00000F00U
9624 #define JPEG_CONFR6_VSF_0 0x00000100U
9625 #define JPEG_CONFR6_VSF_1 0x00000200U
9626 #define JPEG_CONFR6_VSF_2 0x00000400U
9627 #define JPEG_CONFR6_VSF_3 0x00000800U
9628 #define JPEG_CONFR6_HSF 0x0000F000U
9629 #define JPEG_CONFR6_HSF_0 0x00001000U
9630 #define JPEG_CONFR6_HSF_1 0x00002000U
9631 #define JPEG_CONFR6_HSF_2 0x00004000U
9632 #define JPEG_CONFR6_HSF_3 0x00008000U
9634 /******************** Bit definition for CONFR7 register *******************/
9635 #define JPEG_CONFR7_HD 0x00000001U
9636 #define JPEG_CONFR7_HA 0x00000002U
9637 #define JPEG_CONFR7_QT 0x0000000CU
9638 #define JPEG_CONFR7_QT_0 0x00000004U
9639 #define JPEG_CONFR7_QT_1 0x00000008U
9640 #define JPEG_CONFR7_NB 0x000000F0U
9641 #define JPEG_CONFR7_NB_0 0x00000010U
9642 #define JPEG_CONFR7_NB_1 0x00000020U
9643 #define JPEG_CONFR7_NB_2 0x00000040U
9644 #define JPEG_CONFR7_NB_3 0x00000080U
9645 #define JPEG_CONFR7_VSF 0x00000F00U
9646 #define JPEG_CONFR7_VSF_0 0x00000100U
9647 #define JPEG_CONFR7_VSF_1 0x00000200U
9648 #define JPEG_CONFR7_VSF_2 0x00000400U
9649 #define JPEG_CONFR7_VSF_3 0x00000800U
9650 #define JPEG_CONFR7_HSF 0x0000F000U
9651 #define JPEG_CONFR7_HSF_0 0x00001000U
9652 #define JPEG_CONFR7_HSF_1 0x00002000U
9653 #define JPEG_CONFR7_HSF_2 0x00004000U
9654 #define JPEG_CONFR7_HSF_3 0x00008000U
9656 /******************** Bit definition for CR register *******************/
9657 #define JPEG_CR_JCEN 0x00000001U
9658 #define JPEG_CR_IFTIE 0x00000002U
9659 #define JPEG_CR_IFNFIE 0x00000004U
9660 #define JPEG_CR_OFTIE 0x00000008U
9661 #define JPEG_CR_OFNEIE 0x00000010U
9662 #define JPEG_CR_EOCIE 0x00000020U
9663 #define JPEG_CR_HPDIE 0x00000040U
9664 #define JPEG_CR_IDMAEN 0x00000800U
9665 #define JPEG_CR_ODMAEN 0x00001000U
9666 #define JPEG_CR_IFF 0x00002000U
9667 #define JPEG_CR_OFF 0x00004000U
9669 /******************** Bit definition for SR register *******************/
9670 #define JPEG_SR_IFTF 0x00000002U
9671 #define JPEG_SR_IFNFF 0x00000004U
9672 #define JPEG_SR_OFTF 0x00000008U
9673 #define JPEG_SR_OFNEF 0x000000010U
9674 #define JPEG_SR_EOCF 0x000000020U
9675 #define JPEG_SR_HPDF 0x000000040U
9676 #define JPEG_SR_COF 0x000000080U
9678 /******************** Bit definition for CFR register *******************/
9679 #define JPEG_CFR_CEOCF 0x00000020U
9680 #define JPEG_CFR_CHPDF 0x00000040U
9682 /******************** Bit definition for DIR register ********************/
9683 #define JPEG_DIR_DATAIN 0xFFFFFFFFU
9685 /******************** Bit definition for DOR register ********************/
9686 #define JPEG_DOR_DATAOUT 0xFFFFFFFFU
9688 /******************************************************************************/
9689 /* */
9690 /* MDIOS */
9691 /* */
9692 /******************************************************************************/
9693 /******************** Bit definition for MDIOS_CR register *******************/
9694 #define MDIOS_CR_EN 0x00000001U
9695 #define MDIOS_CR_WRIE 0x00000002U
9696 #define MDIOS_CR_RDIE 0x00000004U
9697 #define MDIOS_CR_EIE 0x00000008U
9698 #define MDIOS_CR_DPC 0x00000080U
9699 #define MDIOS_CR_PORT_ADDRESS 0x00001F00U
9700 #define MDIOS_CR_PORT_ADDRESS_0 0x00000100U
9701 #define MDIOS_CR_PORT_ADDRESS_1 0x00000200U
9702 #define MDIOS_CR_PORT_ADDRESS_2 0x00000400U
9703 #define MDIOS_CR_PORT_ADDRESS_3 0x00000800U
9704 #define MDIOS_CR_PORT_ADDRESS_4 0x00001000U
9706 /******************** Bit definition for MDIOS_WRFR register *******************/
9707 #define MDIOS_WRFR_WRF 0xFFFFFFFFU
9709 /******************** Bit definition for MDIOS_CWRFR register *******************/
9710 #define MDIOS_CWRFR_CWRF 0xFFFFFFFFU
9712 /******************** Bit definition for MDIOS_RDFR register *******************/
9713 #define MDIOS_RDFR_RDF 0xFFFFFFFFU
9715 /******************** Bit definition for MDIOS_CRDFR register *******************/
9716 #define MDIOS_CRDFR_CRDF 0xFFFFFFFFU
9718 /******************** Bit definition for MDIOS_SR register *******************/
9719 #define MDIOS_SR_PERF 0x00000001U
9720 #define MDIOS_SR_SERF 0x00000002U
9721 #define MDIOS_SR_TERF 0x00000004U
9723 /******************** Bit definition for MDIOS_CLRFR register *******************/
9724 #define MDIOS_CLRFR_CPERF 0x00000001U
9725 #define MDIOS_CLRFR_CSERF 0x00000002U
9726 #define MDIOS_CLRFR_CTERF 0x00000004U
9740 /******************************* ADC Instances ********************************/
9741 #define IS_ADC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == ADC1) || \
9742  ((__INSTANCE__) == ADC2) || \
9743  ((__INSTANCE__) == ADC3))
9744 
9745 /******************************* CAN Instances ********************************/
9746 #define IS_CAN_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == CAN1) || \
9747  ((__INSTANCE__) == CAN2) || \
9748  ((__INSTANCE__) == CAN3))
9749 /******************************* CRC Instances ********************************/
9750 #define IS_CRC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CRC)
9751 
9752 /******************************* DAC Instances ********************************/
9753 #define IS_DAC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DAC)
9754 
9755 /******************************* DCMI Instances *******************************/
9756 #define IS_DCMI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DCMI)
9757 
9758 /****************************** DFSDM Instances *******************************/
9759 #define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Filter0) || \
9760  ((INSTANCE) == DFSDM1_Filter1) || \
9761  ((INSTANCE) == DFSDM1_Filter2) || \
9762  ((INSTANCE) == DFSDM1_Filter3))
9763 
9764 #define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Channel0) || \
9765  ((INSTANCE) == DFSDM1_Channel1) || \
9766  ((INSTANCE) == DFSDM1_Channel2) || \
9767  ((INSTANCE) == DFSDM1_Channel3) || \
9768  ((INSTANCE) == DFSDM1_Channel4) || \
9769  ((INSTANCE) == DFSDM1_Channel5) || \
9770  ((INSTANCE) == DFSDM1_Channel6) || \
9771  ((INSTANCE) == DFSDM1_Channel7))
9772 
9773 /******************************* DMA2D Instances *******************************/
9774 #define IS_DMA2D_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DMA2D)
9775 
9776 /******************************** DMA Instances *******************************/
9777 #define IS_DMA_STREAM_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == DMA1_Stream0) || \
9778  ((__INSTANCE__) == DMA1_Stream1) || \
9779  ((__INSTANCE__) == DMA1_Stream2) || \
9780  ((__INSTANCE__) == DMA1_Stream3) || \
9781  ((__INSTANCE__) == DMA1_Stream4) || \
9782  ((__INSTANCE__) == DMA1_Stream5) || \
9783  ((__INSTANCE__) == DMA1_Stream6) || \
9784  ((__INSTANCE__) == DMA1_Stream7) || \
9785  ((__INSTANCE__) == DMA2_Stream0) || \
9786  ((__INSTANCE__) == DMA2_Stream1) || \
9787  ((__INSTANCE__) == DMA2_Stream2) || \
9788  ((__INSTANCE__) == DMA2_Stream3) || \
9789  ((__INSTANCE__) == DMA2_Stream4) || \
9790  ((__INSTANCE__) == DMA2_Stream5) || \
9791  ((__INSTANCE__) == DMA2_Stream6) || \
9792  ((__INSTANCE__) == DMA2_Stream7))
9793 
9794 /******************************* GPIO Instances *******************************/
9795 #define IS_GPIO_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \
9796  ((__INSTANCE__) == GPIOB) || \
9797  ((__INSTANCE__) == GPIOC) || \
9798  ((__INSTANCE__) == GPIOD) || \
9799  ((__INSTANCE__) == GPIOE) || \
9800  ((__INSTANCE__) == GPIOF) || \
9801  ((__INSTANCE__) == GPIOG) || \
9802  ((__INSTANCE__) == GPIOH) || \
9803  ((__INSTANCE__) == GPIOI) || \
9804  ((__INSTANCE__) == GPIOJ) || \
9805  ((__INSTANCE__) == GPIOK))
9806 
9807 #define IS_GPIO_AF_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \
9808  ((__INSTANCE__) == GPIOB) || \
9809  ((__INSTANCE__) == GPIOC) || \
9810  ((__INSTANCE__) == GPIOD) || \
9811  ((__INSTANCE__) == GPIOE) || \
9812  ((__INSTANCE__) == GPIOF) || \
9813  ((__INSTANCE__) == GPIOG) || \
9814  ((__INSTANCE__) == GPIOH) || \
9815  ((__INSTANCE__) == GPIOI) || \
9816  ((__INSTANCE__) == GPIOJ) || \
9817  ((__INSTANCE__) == GPIOK))
9818 
9819 /****************************** CEC Instances *********************************/
9820 #define IS_CEC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CEC)
9821 
9822 /****************************** QSPI Instances *********************************/
9823 #define IS_QSPI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == QUADSPI)
9824 
9825 
9826 /******************************** I2C Instances *******************************/
9827 #define IS_I2C_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == I2C1) || \
9828  ((__INSTANCE__) == I2C2) || \
9829  ((__INSTANCE__) == I2C3) || \
9830  ((__INSTANCE__) == I2C4))
9831 
9832 /******************************** I2S Instances *******************************/
9833 #define IS_I2S_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \
9834  ((__INSTANCE__) == SPI2) || \
9835  ((__INSTANCE__) == SPI3))
9836 
9837 /******************************* LPTIM Instances ********************************/
9838 #define IS_LPTIM_INSTANCE(__INSTANCE__) ((__INSTANCE__) == LPTIM1)
9839 
9840 /****************************** LTDC Instances ********************************/
9841 #define IS_LTDC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == LTDC)
9842 
9843 /****************************** MDIOS Instances ********************************/
9844 #define IS_MDIOS_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == MDIOS)
9845 
9846 /****************************** MDIOS Instances ********************************/
9847 #define IS_JPEG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == JPEG)
9848 
9849 /******************************* RNG Instances ********************************/
9850 #define IS_RNG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RNG)
9851 
9852 /****************************** RTC Instances *********************************/
9853 #define IS_RTC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RTC)
9854 
9855 /******************************* SAI Instances ********************************/
9856 #define IS_SAI_ALL_INSTANCE(__PERIPH__) (((__PERIPH__) == SAI1_Block_A) || \
9857  ((__PERIPH__) == SAI1_Block_B) || \
9858  ((__PERIPH__) == SAI2_Block_A) || \
9859  ((__PERIPH__) == SAI2_Block_B))
9860 /* Legacy define */
9861 #define IS_SAI_BLOCK_PERIPH IS_SAI_ALL_INSTANCE
9862 
9863 /******************************** SDMMC Instances *******************************/
9864 #define IS_SDMMC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SDMMC1) || \
9865  ((__INSTANCE__) == SDMMC2))
9866 
9867 /****************************** SPDIFRX Instances *********************************/
9868 #define IS_SPDIFRX_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == SPDIFRX)
9869 
9870 /******************************** SPI Instances *******************************/
9871 #define IS_SPI_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \
9872  ((__INSTANCE__) == SPI2) || \
9873  ((__INSTANCE__) == SPI3) || \
9874  ((__INSTANCE__) == SPI4) || \
9875  ((__INSTANCE__) == SPI5) || \
9876  ((__INSTANCE__) == SPI6))
9877 
9878 /****************** TIM Instances : All supported instances *******************/
9879 #define IS_TIM_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
9880  ((__INSTANCE__) == TIM2) || \
9881  ((__INSTANCE__) == TIM3) || \
9882  ((__INSTANCE__) == TIM4) || \
9883  ((__INSTANCE__) == TIM5) || \
9884  ((__INSTANCE__) == TIM6) || \
9885  ((__INSTANCE__) == TIM7) || \
9886  ((__INSTANCE__) == TIM8) || \
9887  ((__INSTANCE__) == TIM9) || \
9888  ((__INSTANCE__) == TIM10) || \
9889  ((__INSTANCE__) == TIM11) || \
9890  ((__INSTANCE__) == TIM12) || \
9891  ((__INSTANCE__) == TIM13) || \
9892  ((__INSTANCE__) == TIM14))
9893 
9894 /************* TIM Instances : at least 1 capture/compare channel *************/
9895 #define IS_TIM_CC1_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
9896  ((__INSTANCE__) == TIM2) || \
9897  ((__INSTANCE__) == TIM3) || \
9898  ((__INSTANCE__) == TIM4) || \
9899  ((__INSTANCE__) == TIM5) || \
9900  ((__INSTANCE__) == TIM8) || \
9901  ((__INSTANCE__) == TIM9) || \
9902  ((__INSTANCE__) == TIM10) || \
9903  ((__INSTANCE__) == TIM11) || \
9904  ((__INSTANCE__) == TIM12) || \
9905  ((__INSTANCE__) == TIM13) || \
9906  ((__INSTANCE__) == TIM14))
9907 
9908 /************ TIM Instances : at least 2 capture/compare channels *************/
9909 #define IS_TIM_CC2_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
9910  ((__INSTANCE__) == TIM2) || \
9911  ((__INSTANCE__) == TIM3) || \
9912  ((__INSTANCE__) == TIM4) || \
9913  ((__INSTANCE__) == TIM5) || \
9914  ((__INSTANCE__) == TIM8) || \
9915  ((__INSTANCE__) == TIM9) || \
9916  ((__INSTANCE__) == TIM12))
9917 
9918 /************ TIM Instances : at least 3 capture/compare channels *************/
9919 #define IS_TIM_CC3_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
9920  ((__INSTANCE__) == TIM2) || \
9921  ((__INSTANCE__) == TIM3) || \
9922  ((__INSTANCE__) == TIM4) || \
9923  ((__INSTANCE__) == TIM5) || \
9924  ((__INSTANCE__) == TIM8))
9925 
9926 /************ TIM Instances : at least 4 capture/compare channels *************/
9927 #define IS_TIM_CC4_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
9928  ((__INSTANCE__) == TIM2) || \
9929  ((__INSTANCE__) == TIM3) || \
9930  ((__INSTANCE__) == TIM4) || \
9931  ((__INSTANCE__) == TIM5) || \
9932  ((__INSTANCE__) == TIM8))
9933 
9934 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
9935 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(__INSTANCE__) \
9936  (((__INSTANCE__) == TIM1) || \
9937  ((__INSTANCE__) == TIM8))
9938 
9939 /****************** TIM Instances : supporting OCxREF clear *******************/
9940 #define IS_TIM_OCXREF_CLEAR_INSTANCE(__INSTANCE__)\
9941  (((__INSTANCE__) == TIM1) || \
9942  ((__INSTANCE__) == TIM2) || \
9943  ((__INSTANCE__) == TIM3) || \
9944  ((__INSTANCE__) == TIM4) || \
9945  ((__INSTANCE__) == TIM8))
9946 
9947 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
9948 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(__INSTANCE__)\
9949  (((__INSTANCE__) == TIM1) || \
9950  ((__INSTANCE__) == TIM2) || \
9951  ((__INSTANCE__) == TIM3) || \
9952  ((__INSTANCE__) == TIM4) || \
9953  ((__INSTANCE__) == TIM5) || \
9954  ((__INSTANCE__) == TIM8))
9955 
9956 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
9957 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(__INSTANCE__)\
9958  (((__INSTANCE__) == TIM1) || \
9959  ((__INSTANCE__) == TIM2) || \
9960  ((__INSTANCE__) == TIM3) || \
9961  ((__INSTANCE__) == TIM4) || \
9962  ((__INSTANCE__) == TIM5) || \
9963  ((__INSTANCE__) == TIM8))
9964 /****************** TIM Instances : at least 5 capture/compare channels *******/
9965 #define IS_TIM_CC5_INSTANCE(__INSTANCE__)\
9966  (((__INSTANCE__) == TIM1) || \
9967  ((__INSTANCE__) == TIM8) )
9968 
9969 /****************** TIM Instances : at least 6 capture/compare channels *******/
9970 #define IS_TIM_CC6_INSTANCE(__INSTANCE__)\
9971  (((__INSTANCE__) == TIM1) || \
9972  ((__INSTANCE__) == TIM8))
9973 
9974 
9975 /******************** TIM Instances : Advanced-control timers *****************/
9976 #define IS_TIM_ADVANCED_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
9977  ((__INSTANCE__) == TIM8))
9978 
9979 /****************** TIM Instances : supporting 2 break inputs *****************/
9980 #define IS_TIM_BREAK_INSTANCE(__INSTANCE__)\
9981  (((__INSTANCE__) == TIM1) || \
9982  ((__INSTANCE__) == TIM8))
9983 
9984 /******************* TIM Instances : Timer input XOR function *****************/
9985 #define IS_TIM_XOR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
9986  ((__INSTANCE__) == TIM2) || \
9987  ((__INSTANCE__) == TIM3) || \
9988  ((__INSTANCE__) == TIM4) || \
9989  ((__INSTANCE__) == TIM5) || \
9990  ((__INSTANCE__) == TIM8))
9991 
9992 /****************** TIM Instances : DMA requests generation (UDE) *************/
9993 #define IS_TIM_DMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
9994  ((__INSTANCE__) == TIM2) || \
9995  ((__INSTANCE__) == TIM3) || \
9996  ((__INSTANCE__) == TIM4) || \
9997  ((__INSTANCE__) == TIM5) || \
9998  ((__INSTANCE__) == TIM6) || \
9999  ((__INSTANCE__) == TIM7) || \
10000  ((__INSTANCE__) == TIM8))
10001 
10002 /************ TIM Instances : DMA requests generation (CCxDE) *****************/
10003 #define IS_TIM_DMA_CC_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
10004  ((__INSTANCE__) == TIM2) || \
10005  ((__INSTANCE__) == TIM3) || \
10006  ((__INSTANCE__) == TIM4) || \
10007  ((__INSTANCE__) == TIM5) || \
10008  ((__INSTANCE__) == TIM8))
10009 
10010 /************ TIM Instances : DMA requests generation (COMDE) *****************/
10011 #define IS_TIM_CCDMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
10012  ((__INSTANCE__) == TIM2) || \
10013  ((__INSTANCE__) == TIM3) || \
10014  ((__INSTANCE__) == TIM4) || \
10015  ((__INSTANCE__) == TIM5) || \
10016  ((__INSTANCE__) == TIM8))
10017 
10018 /******************** TIM Instances : DMA burst feature ***********************/
10019 #define IS_TIM_DMABURST_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
10020  ((__INSTANCE__) == TIM2) || \
10021  ((__INSTANCE__) == TIM3) || \
10022  ((__INSTANCE__) == TIM4) || \
10023  ((__INSTANCE__) == TIM5) || \
10024  ((__INSTANCE__) == TIM8))
10025 
10026 /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
10027 #define IS_TIM_MASTER_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
10028  ((__INSTANCE__) == TIM2) || \
10029  ((__INSTANCE__) == TIM3) || \
10030  ((__INSTANCE__) == TIM4) || \
10031  ((__INSTANCE__) == TIM5) || \
10032  ((__INSTANCE__) == TIM6) || \
10033  ((__INSTANCE__) == TIM7) || \
10034  ((__INSTANCE__) == TIM8) || \
10035  ((__INSTANCE__) == TIM13) || \
10036  ((__INSTANCE__) == TIM14))
10037 
10038 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
10039 #define IS_TIM_SLAVE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
10040  ((__INSTANCE__) == TIM2) || \
10041  ((__INSTANCE__) == TIM3) || \
10042  ((__INSTANCE__) == TIM4) || \
10043  ((__INSTANCE__) == TIM5) || \
10044  ((__INSTANCE__) == TIM8) || \
10045  ((__INSTANCE__) == TIM9) || \
10046  ((__INSTANCE__) == TIM12))
10047 
10048 /********************** TIM Instances : 32 bit Counter ************************/
10049 #define IS_TIM_32B_COUNTER_INSTANCE(__INSTANCE__)(((__INSTANCE__) == TIM2) || \
10050  ((__INSTANCE__) == TIM5))
10051 
10052 /***************** TIM Instances : external trigger input available ************/
10053 #define IS_TIM_ETR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
10054  ((__INSTANCE__) == TIM2) || \
10055  ((__INSTANCE__) == TIM3) || \
10056  ((__INSTANCE__) == TIM4) || \
10057  ((__INSTANCE__) == TIM5) || \
10058  ((__INSTANCE__) == TIM8))
10059 
10060 /****************** TIM Instances : remapping capability **********************/
10061 #define IS_TIM_REMAP_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM2) || \
10062  ((__INSTANCE__) == TIM5) || \
10063  ((__INSTANCE__) == TIM11))
10064 
10065 /******************* TIM Instances : output(s) available **********************/
10066 #define IS_TIM_CCX_INSTANCE(__INSTANCE__, __CHANNEL__) \
10067  ((((__INSTANCE__) == TIM1) && \
10068  (((__CHANNEL__) == TIM_CHANNEL_1) || \
10069  ((__CHANNEL__) == TIM_CHANNEL_2) || \
10070  ((__CHANNEL__) == TIM_CHANNEL_3) || \
10071  ((__CHANNEL__) == TIM_CHANNEL_4))) \
10072  || \
10073  (((__INSTANCE__) == TIM2) && \
10074  (((__CHANNEL__) == TIM_CHANNEL_1) || \
10075  ((__CHANNEL__) == TIM_CHANNEL_2) || \
10076  ((__CHANNEL__) == TIM_CHANNEL_3) || \
10077  ((__CHANNEL__) == TIM_CHANNEL_4))) \
10078  || \
10079  (((__INSTANCE__) == TIM3) && \
10080  (((__CHANNEL__) == TIM_CHANNEL_1) || \
10081  ((__CHANNEL__) == TIM_CHANNEL_2) || \
10082  ((__CHANNEL__) == TIM_CHANNEL_3) || \
10083  ((__CHANNEL__) == TIM_CHANNEL_4))) \
10084  || \
10085  (((__INSTANCE__) == TIM4) && \
10086  (((__CHANNEL__) == TIM_CHANNEL_1) || \
10087  ((__CHANNEL__) == TIM_CHANNEL_2) || \
10088  ((__CHANNEL__) == TIM_CHANNEL_3) || \
10089  ((__CHANNEL__) == TIM_CHANNEL_4))) \
10090  || \
10091  (((__INSTANCE__) == TIM5) && \
10092  (((__CHANNEL__) == TIM_CHANNEL_1) || \
10093  ((__CHANNEL__) == TIM_CHANNEL_2) || \
10094  ((__CHANNEL__) == TIM_CHANNEL_3) || \
10095  ((__CHANNEL__) == TIM_CHANNEL_4))) \
10096  || \
10097  (((__INSTANCE__) == TIM8) && \
10098  (((__CHANNEL__) == TIM_CHANNEL_1) || \
10099  ((__CHANNEL__) == TIM_CHANNEL_2) || \
10100  ((__CHANNEL__) == TIM_CHANNEL_3) || \
10101  ((__CHANNEL__) == TIM_CHANNEL_4))) \
10102  || \
10103  (((__INSTANCE__) == TIM9) && \
10104  (((__CHANNEL__) == TIM_CHANNEL_1) || \
10105  ((__CHANNEL__) == TIM_CHANNEL_2))) \
10106  || \
10107  (((__INSTANCE__) == TIM10) && \
10108  (((__CHANNEL__) == TIM_CHANNEL_1))) \
10109  || \
10110  (((__INSTANCE__) == TIM11) && \
10111  (((__CHANNEL__) == TIM_CHANNEL_1))) \
10112  || \
10113  (((__INSTANCE__) == TIM12) && \
10114  (((__CHANNEL__) == TIM_CHANNEL_1) || \
10115  ((__CHANNEL__) == TIM_CHANNEL_2))) \
10116  || \
10117  (((__INSTANCE__) == TIM13) && \
10118  (((__CHANNEL__) == TIM_CHANNEL_1))) \
10119  || \
10120  (((__INSTANCE__) == TIM14) && \
10121  (((__CHANNEL__) == TIM_CHANNEL_1))))
10122 
10123 /************ TIM Instances : complementary output(s) available ***************/
10124 #define IS_TIM_CCXN_INSTANCE(__INSTANCE__, __CHANNEL__) \
10125  ((((__INSTANCE__) == TIM1) && \
10126  (((__CHANNEL__) == TIM_CHANNEL_1) || \
10127  ((__CHANNEL__) == TIM_CHANNEL_2) || \
10128  ((__CHANNEL__) == TIM_CHANNEL_3))) \
10129  || \
10130  (((__INSTANCE__) == TIM8) && \
10131  (((__CHANNEL__) == TIM_CHANNEL_1) || \
10132  ((__CHANNEL__) == TIM_CHANNEL_2) || \
10133  ((__CHANNEL__) == TIM_CHANNEL_3))))
10134 
10135 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
10136 #define IS_TIM_TRGO2_INSTANCE(__INSTANCE__)\
10137  (((__INSTANCE__) == TIM1) || \
10138  ((__INSTANCE__) == TIM8) )
10139 
10140 /****************** TIM Instances : supporting synchronization ****************/
10141 #define IS_TIM_SYNCHRO_INSTANCE(__INSTANCE__)\
10142  (((__INSTANCE__) == TIM1) || \
10143  ((__INSTANCE__) == TIM2) || \
10144  ((__INSTANCE__) == TIM3) || \
10145  ((__INSTANCE__) == TIM4) || \
10146  ((__INSTANCE__) == TIM5) || \
10147  ((__INSTANCE__) == TIM6) || \
10148  ((__INSTANCE__) == TIM7) || \
10149  ((__INSTANCE__) == TIM8))
10150 
10151 /******************** USART Instances : Synchronous mode **********************/
10152 #define IS_USART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
10153  ((__INSTANCE__) == USART2) || \
10154  ((__INSTANCE__) == USART3) || \
10155  ((__INSTANCE__) == USART6))
10156 
10157 /******************** UART Instances : Asynchronous mode **********************/
10158 #define IS_UART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
10159  ((__INSTANCE__) == USART2) || \
10160  ((__INSTANCE__) == USART3) || \
10161  ((__INSTANCE__) == UART4) || \
10162  ((__INSTANCE__) == UART5) || \
10163  ((__INSTANCE__) == USART6) || \
10164  ((__INSTANCE__) == UART7) || \
10165  ((__INSTANCE__) == UART8))
10166 
10167 /****************** UART Instances : Driver Enable *****************/
10168 #define IS_UART_DRIVER_ENABLE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
10169  ((__INSTANCE__) == USART2) || \
10170  ((__INSTANCE__) == USART3) || \
10171  ((__INSTANCE__) == UART4) || \
10172  ((__INSTANCE__) == UART5) || \
10173  ((__INSTANCE__) == USART6) || \
10174  ((__INSTANCE__) == UART7) || \
10175  ((__INSTANCE__) == UART8))
10176 
10177 /****************** UART Instances : Hardware Flow control ********************/
10178 #define IS_UART_HWFLOW_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
10179  ((__INSTANCE__) == USART2) || \
10180  ((__INSTANCE__) == USART3) || \
10181  ((__INSTANCE__) == UART4) || \
10182  ((__INSTANCE__) == UART5) || \
10183  ((__INSTANCE__) == USART6) || \
10184  ((__INSTANCE__) == UART7) || \
10185  ((__INSTANCE__) == UART8))
10186 
10187 /********************* UART Instances : Smart card mode ***********************/
10188 #define IS_SMARTCARD_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
10189  ((__INSTANCE__) == USART2) || \
10190  ((__INSTANCE__) == USART3) || \
10191  ((__INSTANCE__) == USART6))
10192 
10193 /*********************** UART Instances : IRDA mode ***************************/
10194 #define IS_IRDA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
10195  ((__INSTANCE__) == USART2) || \
10196  ((__INSTANCE__) == USART3) || \
10197  ((__INSTANCE__) == UART4) || \
10198  ((__INSTANCE__) == UART5) || \
10199  ((__INSTANCE__) == USART6) || \
10200  ((__INSTANCE__) == UART7) || \
10201  ((__INSTANCE__) == UART8))
10202 
10203 /****************************** IWDG Instances ********************************/
10204 #define IS_IWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == IWDG)
10205 
10206 /****************************** WWDG Instances ********************************/
10207 #define IS_WWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == WWDG)
10208 
10209 
10210 /******************************************************************************/
10211 /* For a painless codes migration between the STM32F7xx device product */
10212 /* lines, the aliases defined below are put in place to overcome the */
10213 /* differences in the interrupt handlers and IRQn definitions. */
10214 /* No need to update developed interrupt code when moving across */
10215 /* product lines within the same STM32F7 Family */
10216 /******************************************************************************/
10217 
10218 /* Aliases for __IRQn */
10219 #define RNG_IRQn HASH_RNG_IRQn
10220 
10221 /* Aliases for __IRQHandler */
10222 #define RNG_IRQHandler HASH_RNG_IRQHandler
10223 
10236 #ifdef __cplusplus
10237 }
10238 #endif /* __cplusplus */
10239 
10240 #endif /* __STM32F777xx_H */
10241 
10242 
10243 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
#define RESERVED
Definition: usbh_cdc.h:68
LCD-TFT Display Controller.
Definition: stm32f746xx.h:661
Controller Area Network FIFOMailBox.
Definition: stm32f745xx.h:253
System configuration controller.
Definition: stm32f745xx.h:613
Serial Peripheral Interface.
Definition: stm32f745xx.h:841
External Interrupt/Event Controller.
Definition: stm32f745xx.h:519
SPDIF-RX Interface.
Definition: stm32f745xx.h:797
HDMI-CEC.
Definition: stm32f745xx.h:305
Flexible Memory Controller Bank3.
Definition: stm32f745xx.h:568
CRC calculation unit.
Definition: stm32f745xx.h:320
Definition: ff.h:151
USB_OTG_IN_Endpoint-Specific_Register.
Definition: stm32f745xx.h:1035
Flexible Memory Controller Bank1E.
Definition: stm32f745xx.h:559
Window WATCHDOG.
Definition: stm32f745xx.h:948
#define __I
Definition: core_cm0.h:210
LCD-TFT Display layer x Controller.
Definition: stm32f746xx.h:686
HASH_DIGEST.
Definition: stm32f756xx.h:1069
USB_OTG_Core_Registers.
Definition: stm32f745xx.h:974
General Purpose I/O.
Definition: stm32f745xx.h:596
QUAD Serial Peripheral Interface.
Definition: stm32f745xx.h:858
Controller Area Network.
Definition: stm32f745xx.h:275
LPTIMIMER.
Definition: stm32f745xx.h:911
DMA2D Controller.
Definition: stm32f745xx.h:413
#define __IO
Definition: core_cm0.h:213
Analog to Digital Converter.
Definition: stm32f745xx.h:204
Serial Audio Interface.
Definition: stm32f745xx.h:776
USB_OTG_Host_Mode_Register_Structures.
Definition: stm32f745xx.h:1066
IRQn_Type
STM32F7xx Interrupt Number Definition, according to the selected device in Library_configuration_sect...
Definition: stm32f777xx.h:67
Controller Area Network TxMailBox.
Definition: stm32f745xx.h:241
Ethernet MAC.
Definition: stm32f745xx.h:445
Universal Synchronous Asynchronous Receiver Transmitter.
Definition: stm32f745xx.h:928
DFSDM module registers.
Definition: stm32f765xx.h:367
DMA Controller.
Definition: stm32f745xx.h:390
Digital to Analog Converter.
Definition: stm32f745xx.h:336
USB_OTG_Host_Channel_Specific_Registers.
Definition: stm32f745xx.h:1080
FLASH Registers.
Definition: stm32f745xx.h:533
Power Control.
Definition: stm32f745xx.h:660
Independent WATCHDOG.
Definition: stm32f745xx.h:645
DFSDM channel configuration registers.
Definition: stm32f765xx.h:389
JPEG Codec.
Definition: stm32f767xx.h:1194
Reset and Clock Control.
Definition: stm32f745xx.h:673
Controller Area Network FilterRegister.
Definition: stm32f745xx.h:265
Flexible Memory Controller.
Definition: stm32f745xx.h:550
Real-Time Clock.
Definition: stm32f745xx.h:715
Flexible Memory Controller Bank5_6.
Definition: stm32f745xx.h:582
Inter-integrated Circuit Interface.
Definition: stm32f745xx.h:626
Debug MCU.
Definition: stm32f745xx.h:359
SD host Interface.
Definition: stm32f745xx.h:813
Crypto Processor.
Definition: stm32f756xx.h:1009
USB_OTG_OUT_Endpoint-Specific_Registers.
Definition: stm32f745xx.h:1051
USB_OTG_device_Registers.
Definition: stm32f745xx.h:1007